2010-02-01 17:42:44 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2008-2010 Pavel Cheblakov <P.B.Cheblakov@inp.nsk.su>
|
|
|
|
*
|
|
|
|
* Derived from the ems_pci.c driver:
|
|
|
|
* Copyright (C) 2007 Wolfgang Grandegger <wg@grandegger.com>
|
|
|
|
* Copyright (C) 2008 Markus Plessing <plessing@ems-wuensche.com>
|
|
|
|
* Copyright (C) 2008 Sebastian Haas <haas@ems-wuensche.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the version 2 of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software Foundation,
|
|
|
|
* Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/netdevice.h>
|
|
|
|
#include <linux/delay.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2010-02-01 17:42:44 +08:00
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/can/dev.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
|
|
|
|
#include "sja1000.h"
|
|
|
|
|
|
|
|
#define DRV_NAME "sja1000_plx_pci"
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Pavel Cheblakov <P.B.Cheblakov@inp.nsk.su>");
|
|
|
|
MODULE_DESCRIPTION("Socket-CAN driver for PLX90xx PCI-bridge cards with "
|
|
|
|
"the SJA1000 chips");
|
|
|
|
MODULE_SUPPORTED_DEVICE("Adlink PCI-7841/cPCI-7841, "
|
|
|
|
"Adlink PCI-7841/cPCI-7841 SE, "
|
|
|
|
"Marathon CAN-bus-PCI, "
|
2010-04-07 09:09:56 +08:00
|
|
|
"TEWS TECHNOLOGIES TPMC810, "
|
|
|
|
"esd CAN-PCI/CPCI/PCI104/200, "
|
|
|
|
"esd CAN-PCI/PMC/266, "
|
2011-12-12 20:45:58 +08:00
|
|
|
"esd CAN-PCIe/2000, "
|
2012-10-17 05:03:35 +08:00
|
|
|
"Connect Tech Inc. CANpro/104-Plus Opto (CRG001), "
|
2011-12-12 20:45:58 +08:00
|
|
|
"IXXAT PC-I 04/PCI")
|
2010-02-01 17:42:44 +08:00
|
|
|
MODULE_LICENSE("GPL v2");
|
|
|
|
|
|
|
|
#define PLX_PCI_MAX_CHAN 2
|
|
|
|
|
|
|
|
struct plx_pci_card {
|
|
|
|
int channels; /* detected channels count */
|
|
|
|
struct net_device *net_dev[PLX_PCI_MAX_CHAN];
|
|
|
|
void __iomem *conf_addr;
|
2010-04-07 09:09:56 +08:00
|
|
|
|
|
|
|
/* Pointer to device-dependent reset function */
|
|
|
|
void (*reset_func)(struct pci_dev *pdev);
|
2010-02-01 17:42:44 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
#define PLX_PCI_CAN_CLOCK (16000000 / 2)
|
|
|
|
|
2010-04-07 09:09:56 +08:00
|
|
|
/* PLX9030/9050/9052 registers */
|
2010-02-01 17:42:44 +08:00
|
|
|
#define PLX_INTCSR 0x4c /* Interrupt Control/Status */
|
|
|
|
#define PLX_CNTRL 0x50 /* User I/O, Direct Slave Response,
|
|
|
|
* Serial EEPROM, and Initialization
|
|
|
|
* Control register
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PLX_LINT1_EN 0x1 /* Local interrupt 1 enable */
|
|
|
|
#define PLX_LINT2_EN (1 << 3) /* Local interrupt 2 enable */
|
|
|
|
#define PLX_PCI_INT_EN (1 << 6) /* PCI Interrupt Enable */
|
|
|
|
#define PLX_PCI_RESET (1 << 30) /* PCI Adapter Software Reset */
|
|
|
|
|
2010-04-07 09:09:56 +08:00
|
|
|
/* PLX9056 registers */
|
|
|
|
#define PLX9056_INTCSR 0x68 /* Interrupt Control/Status */
|
|
|
|
#define PLX9056_CNTRL 0x6c /* Control / Software Reset */
|
|
|
|
|
|
|
|
#define PLX9056_LINTI (1 << 11)
|
|
|
|
#define PLX9056_PCI_INT_EN (1 << 8)
|
|
|
|
#define PLX9056_PCI_RCR (1 << 29) /* Read Configuration Registers */
|
|
|
|
|
2010-02-01 17:42:44 +08:00
|
|
|
/*
|
|
|
|
* The board configuration is probably following:
|
|
|
|
* RX1 is connected to ground.
|
|
|
|
* TX1 is not connected.
|
|
|
|
* CLKO is not connected.
|
|
|
|
* Setting the OCR register to 0xDA is a good idea.
|
|
|
|
* This means normal output mode, push-pull and the correct polarity.
|
|
|
|
*/
|
|
|
|
#define PLX_PCI_OCR (OCR_TX0_PUSHPULL | OCR_TX1_PUSHPULL)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* In the CDR register, you should set CBP to 1.
|
|
|
|
* You will probably also want to set the clock divider value to 7
|
|
|
|
* (meaning direct oscillator output) because the second SJA1000 chip
|
|
|
|
* is driven by the first one CLKOUT output.
|
|
|
|
*/
|
|
|
|
#define PLX_PCI_CDR (CDR_CBP | CDR_CLKOUT_MASK)
|
|
|
|
|
|
|
|
/* SJA1000 Control Register in the BasicCAN Mode */
|
|
|
|
#define REG_CR 0x00
|
|
|
|
|
|
|
|
/* States of some SJA1000 registers after hardware reset in the BasicCAN mode*/
|
|
|
|
#define REG_CR_BASICCAN_INITIAL 0x21
|
|
|
|
#define REG_CR_BASICCAN_INITIAL_MASK 0xa1
|
|
|
|
#define REG_SR_BASICCAN_INITIAL 0x0c
|
|
|
|
#define REG_IR_BASICCAN_INITIAL 0xe0
|
|
|
|
|
|
|
|
/* States of some SJA1000 registers after hardware reset in the PeliCAN mode*/
|
|
|
|
#define REG_MOD_PELICAN_INITIAL 0x01
|
|
|
|
#define REG_SR_PELICAN_INITIAL 0x3c
|
|
|
|
#define REG_IR_PELICAN_INITIAL 0x00
|
|
|
|
|
|
|
|
#define ADLINK_PCI_VENDOR_ID 0x144A
|
|
|
|
#define ADLINK_PCI_DEVICE_ID 0x7841
|
|
|
|
|
2010-04-07 09:09:56 +08:00
|
|
|
#define ESD_PCI_SUB_SYS_ID_PCI200 0x0004
|
|
|
|
#define ESD_PCI_SUB_SYS_ID_PCI266 0x0009
|
|
|
|
#define ESD_PCI_SUB_SYS_ID_PMC266 0x000e
|
|
|
|
#define ESD_PCI_SUB_SYS_ID_CPCI200 0x010b
|
|
|
|
#define ESD_PCI_SUB_SYS_ID_PCIE2000 0x0200
|
|
|
|
#define ESD_PCI_SUB_SYS_ID_PCI104200 0x0501
|
|
|
|
|
2011-12-12 20:45:58 +08:00
|
|
|
#define IXXAT_PCI_VENDOR_ID 0x10b5
|
|
|
|
#define IXXAT_PCI_DEVICE_ID 0x9050
|
|
|
|
#define IXXAT_PCI_SUB_SYS_ID 0x2540
|
|
|
|
|
2010-02-01 17:42:44 +08:00
|
|
|
#define MARATHON_PCI_DEVICE_ID 0x2715
|
|
|
|
|
|
|
|
#define TEWS_PCI_VENDOR_ID 0x1498
|
|
|
|
#define TEWS_PCI_DEVICE_ID_TMPC810 0x032A
|
|
|
|
|
2012-10-17 05:03:35 +08:00
|
|
|
#define CTI_PCI_VENDOR_ID 0x12c4
|
|
|
|
#define CTI_PCI_DEVICE_ID_CRG001 0x0900
|
|
|
|
|
2010-02-01 17:42:44 +08:00
|
|
|
static void plx_pci_reset_common(struct pci_dev *pdev);
|
|
|
|
static void plx_pci_reset_marathon(struct pci_dev *pdev);
|
2010-04-07 09:09:56 +08:00
|
|
|
static void plx9056_pci_reset_common(struct pci_dev *pdev);
|
2010-02-01 17:42:44 +08:00
|
|
|
|
|
|
|
struct plx_pci_channel_map {
|
|
|
|
u32 bar;
|
|
|
|
u32 offset;
|
|
|
|
u32 size; /* 0x00 - auto, e.g. length of entire bar */
|
|
|
|
};
|
|
|
|
|
|
|
|
struct plx_pci_card_info {
|
|
|
|
const char *name;
|
|
|
|
int channel_count;
|
|
|
|
u32 can_clock;
|
|
|
|
u8 ocr; /* output control register */
|
|
|
|
u8 cdr; /* clock divider register */
|
|
|
|
|
|
|
|
/* Parameters for mapping local configuration space */
|
|
|
|
struct plx_pci_channel_map conf_map;
|
|
|
|
|
|
|
|
/* Parameters for mapping the SJA1000 chips */
|
|
|
|
struct plx_pci_channel_map chan_map_tbl[PLX_PCI_MAX_CHAN];
|
|
|
|
|
|
|
|
/* Pointer to device-dependent reset function */
|
|
|
|
void (*reset_func)(struct pci_dev *pdev);
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_adlink = {
|
2010-02-01 17:42:44 +08:00
|
|
|
"Adlink PCI-7841/cPCI-7841", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{1, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x80, 0x80} },
|
|
|
|
&plx_pci_reset_common
|
|
|
|
/* based on PLX9052 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_adlink_se = {
|
2010-02-01 17:42:44 +08:00
|
|
|
"Adlink PCI-7841/cPCI-7841 SE", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x80, 0x80} },
|
|
|
|
&plx_pci_reset_common
|
|
|
|
/* based on PLX9052 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_esd200 = {
|
2010-04-07 09:09:56 +08:00
|
|
|
"esd CAN-PCI/CPCI/PCI104/200", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x100, 0x80} },
|
|
|
|
&plx_pci_reset_common
|
|
|
|
/* based on PLX9030/9050 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_esd266 = {
|
2010-04-07 09:09:56 +08:00
|
|
|
"esd CAN-PCI/PMC/266", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x100, 0x80} },
|
|
|
|
&plx9056_pci_reset_common
|
|
|
|
/* based on PLX9056 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_esd2000 = {
|
2010-04-07 09:09:56 +08:00
|
|
|
"esd CAN-PCIe/2000", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x100, 0x80} },
|
|
|
|
&plx9056_pci_reset_common
|
|
|
|
/* based on PEX8311 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_ixxat = {
|
2011-12-12 20:45:58 +08:00
|
|
|
"IXXAT PC-I 04/PCI", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x00, 0x80}, {2, 0x200, 0x80} },
|
|
|
|
&plx_pci_reset_common
|
|
|
|
/* based on PLX9050 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_marathon = {
|
2010-02-01 17:42:44 +08:00
|
|
|
"Marathon CAN-bus-PCI", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x00, 0x00}, {4, 0x00, 0x00} },
|
|
|
|
&plx_pci_reset_marathon
|
|
|
|
/* based on PLX9052 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_tews = {
|
2010-02-01 17:42:44 +08:00
|
|
|
"TEWS TECHNOLOGIES TPMC810", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x000, 0x80}, {2, 0x100, 0x80} },
|
|
|
|
&plx_pci_reset_common
|
|
|
|
/* based on PLX9030 */
|
|
|
|
};
|
|
|
|
|
2012-12-03 22:22:44 +08:00
|
|
|
static struct plx_pci_card_info plx_pci_card_info_cti = {
|
2012-10-17 05:03:35 +08:00
|
|
|
"Connect Tech Inc. CANpro/104-Plus Opto (CRG001)", 2,
|
|
|
|
PLX_PCI_CAN_CLOCK, PLX_PCI_OCR, PLX_PCI_CDR,
|
|
|
|
{0, 0x00, 0x00}, { {2, 0x000, 0x80}, {2, 0x100, 0x80} },
|
|
|
|
&plx_pci_reset_common
|
|
|
|
/* based on PLX9030 */
|
|
|
|
};
|
|
|
|
|
2010-02-01 17:42:44 +08:00
|
|
|
static DEFINE_PCI_DEVICE_TABLE(plx_pci_tbl) = {
|
|
|
|
{
|
|
|
|
/* Adlink PCI-7841/cPCI-7841 */
|
|
|
|
ADLINK_PCI_VENDOR_ID, ADLINK_PCI_DEVICE_ID,
|
|
|
|
PCI_ANY_ID, PCI_ANY_ID,
|
|
|
|
PCI_CLASS_NETWORK_OTHER << 8, ~0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_adlink
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* Adlink PCI-7841/cPCI-7841 SE */
|
|
|
|
ADLINK_PCI_VENDOR_ID, ADLINK_PCI_DEVICE_ID,
|
|
|
|
PCI_ANY_ID, PCI_ANY_ID,
|
|
|
|
PCI_CLASS_COMMUNICATION_OTHER << 8, ~0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_adlink_se
|
|
|
|
},
|
2010-04-07 09:09:56 +08:00
|
|
|
{
|
|
|
|
/* esd CAN-PCI/200 */
|
|
|
|
PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
|
|
|
|
PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCI200,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_esd200
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* esd CAN-CPCI/200 */
|
|
|
|
PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
|
|
|
|
PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_CPCI200,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_esd200
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* esd CAN-PCI104/200 */
|
|
|
|
PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
|
|
|
|
PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCI104200,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_esd200
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* esd CAN-PCI/266 */
|
|
|
|
PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9056,
|
|
|
|
PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCI266,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_esd266
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* esd CAN-PMC/266 */
|
|
|
|
PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9056,
|
|
|
|
PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PMC266,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_esd266
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* esd CAN-PCIE/2000 */
|
|
|
|
PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9056,
|
|
|
|
PCI_VENDOR_ID_ESDGMBH, ESD_PCI_SUB_SYS_ID_PCIE2000,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_esd2000
|
|
|
|
},
|
2011-12-12 20:45:58 +08:00
|
|
|
{
|
|
|
|
/* IXXAT PC-I 04/PCI card */
|
|
|
|
IXXAT_PCI_VENDOR_ID, IXXAT_PCI_DEVICE_ID,
|
|
|
|
PCI_ANY_ID, IXXAT_PCI_SUB_SYS_ID,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_ixxat
|
|
|
|
},
|
2010-02-01 17:42:44 +08:00
|
|
|
{
|
|
|
|
/* Marathon CAN-bus-PCI card */
|
|
|
|
PCI_VENDOR_ID_PLX, MARATHON_PCI_DEVICE_ID,
|
|
|
|
PCI_ANY_ID, PCI_ANY_ID,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_marathon
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* TEWS TECHNOLOGIES TPMC810 card */
|
|
|
|
TEWS_PCI_VENDOR_ID, TEWS_PCI_DEVICE_ID_TMPC810,
|
|
|
|
PCI_ANY_ID, PCI_ANY_ID,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_tews
|
|
|
|
},
|
2012-10-17 05:03:35 +08:00
|
|
|
{
|
|
|
|
/* Connect Tech Inc. CANpro/104-Plus Opto (CRG001) card */
|
|
|
|
PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
|
|
|
|
CTI_PCI_VENDOR_ID, CTI_PCI_DEVICE_ID_CRG001,
|
|
|
|
0, 0,
|
|
|
|
(kernel_ulong_t)&plx_pci_card_info_cti
|
|
|
|
},
|
2010-02-01 17:42:44 +08:00
|
|
|
{ 0,}
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(pci, plx_pci_tbl);
|
|
|
|
|
|
|
|
static u8 plx_pci_read_reg(const struct sja1000_priv *priv, int port)
|
|
|
|
{
|
|
|
|
return ioread8(priv->reg_base + port);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void plx_pci_write_reg(const struct sja1000_priv *priv, int port, u8 val)
|
|
|
|
{
|
|
|
|
iowrite8(val, priv->reg_base + port);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check if a CAN controller is present at the specified location
|
|
|
|
* by trying to switch 'em from the Basic mode into the PeliCAN mode.
|
|
|
|
* Also check states of some registers in reset mode.
|
|
|
|
*/
|
|
|
|
static inline int plx_pci_check_sja1000(const struct sja1000_priv *priv)
|
|
|
|
{
|
|
|
|
int flag = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check registers after hardware reset (the Basic mode)
|
|
|
|
* See states on p. 10 of the Datasheet.
|
|
|
|
*/
|
|
|
|
if ((priv->read_reg(priv, REG_CR) & REG_CR_BASICCAN_INITIAL_MASK) ==
|
|
|
|
REG_CR_BASICCAN_INITIAL &&
|
2013-04-14 03:35:49 +08:00
|
|
|
(priv->read_reg(priv, SJA1000_SR) == REG_SR_BASICCAN_INITIAL) &&
|
|
|
|
(priv->read_reg(priv, SJA1000_IR) == REG_IR_BASICCAN_INITIAL))
|
2010-02-01 17:42:44 +08:00
|
|
|
flag = 1;
|
|
|
|
|
|
|
|
/* Bring the SJA1000 into the PeliCAN mode*/
|
2013-04-14 03:35:49 +08:00
|
|
|
priv->write_reg(priv, SJA1000_CDR, CDR_PELICAN);
|
2010-02-01 17:42:44 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Check registers after reset in the PeliCAN mode.
|
|
|
|
* See states on p. 23 of the Datasheet.
|
|
|
|
*/
|
2013-04-14 03:35:49 +08:00
|
|
|
if (priv->read_reg(priv, SJA1000_MOD) == REG_MOD_PELICAN_INITIAL &&
|
|
|
|
priv->read_reg(priv, SJA1000_SR) == REG_SR_PELICAN_INITIAL &&
|
|
|
|
priv->read_reg(priv, SJA1000_IR) == REG_IR_PELICAN_INITIAL)
|
2010-02-01 17:42:44 +08:00
|
|
|
return flag;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2010-04-07 09:09:56 +08:00
|
|
|
* PLX9030/50/52 software reset
|
2010-02-01 17:42:44 +08:00
|
|
|
* Also LRESET# asserts and brings to reset device on the Local Bus (if wired).
|
|
|
|
* For most cards it's enough for reset the SJA1000 chips.
|
|
|
|
*/
|
|
|
|
static void plx_pci_reset_common(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct plx_pci_card *card = pci_get_drvdata(pdev);
|
|
|
|
u32 cntrl;
|
|
|
|
|
|
|
|
cntrl = ioread32(card->conf_addr + PLX_CNTRL);
|
|
|
|
cntrl |= PLX_PCI_RESET;
|
|
|
|
iowrite32(cntrl, card->conf_addr + PLX_CNTRL);
|
|
|
|
udelay(100);
|
|
|
|
cntrl ^= PLX_PCI_RESET;
|
|
|
|
iowrite32(cntrl, card->conf_addr + PLX_CNTRL);
|
|
|
|
};
|
|
|
|
|
2010-04-07 09:09:56 +08:00
|
|
|
/*
|
|
|
|
* PLX9056 software reset
|
|
|
|
* Assert LRESET# and reset device(s) on the Local Bus (if wired).
|
|
|
|
*/
|
|
|
|
static void plx9056_pci_reset_common(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct plx_pci_card *card = pci_get_drvdata(pdev);
|
|
|
|
u32 cntrl;
|
|
|
|
|
|
|
|
/* issue a local bus reset */
|
|
|
|
cntrl = ioread32(card->conf_addr + PLX9056_CNTRL);
|
|
|
|
cntrl |= PLX_PCI_RESET;
|
|
|
|
iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
|
|
|
|
udelay(100);
|
|
|
|
cntrl ^= PLX_PCI_RESET;
|
|
|
|
iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
|
|
|
|
|
|
|
|
/* reload local configuration from EEPROM */
|
|
|
|
cntrl |= PLX9056_PCI_RCR;
|
|
|
|
iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* There is no safe way to poll for the end
|
|
|
|
* of reconfiguration process. Waiting for 10ms
|
|
|
|
* is safe.
|
|
|
|
*/
|
|
|
|
mdelay(10);
|
|
|
|
|
|
|
|
cntrl ^= PLX9056_PCI_RCR;
|
|
|
|
iowrite32(cntrl, card->conf_addr + PLX9056_CNTRL);
|
|
|
|
};
|
|
|
|
|
2010-02-01 17:42:44 +08:00
|
|
|
/* Special reset function for Marathon card */
|
|
|
|
static void plx_pci_reset_marathon(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
void __iomem *reset_addr;
|
|
|
|
int i;
|
2010-12-21 18:16:10 +08:00
|
|
|
static const int reset_bar[2] = {3, 5};
|
2010-02-01 17:42:44 +08:00
|
|
|
|
|
|
|
plx_pci_reset_common(pdev);
|
|
|
|
|
|
|
|
for (i = 0; i < 2; i++) {
|
|
|
|
reset_addr = pci_iomap(pdev, reset_bar[i], 0);
|
|
|
|
if (!reset_addr) {
|
|
|
|
dev_err(&pdev->dev, "Failed to remap reset "
|
|
|
|
"space %d (BAR%d)\n", i, reset_bar[i]);
|
|
|
|
} else {
|
|
|
|
/* reset the SJA1000 chip */
|
|
|
|
iowrite8(0x1, reset_addr);
|
|
|
|
udelay(100);
|
|
|
|
pci_iounmap(pdev, reset_addr);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void plx_pci_del_card(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct plx_pci_card *card = pci_get_drvdata(pdev);
|
|
|
|
struct net_device *dev;
|
|
|
|
struct sja1000_priv *priv;
|
|
|
|
int i = 0;
|
|
|
|
|
drivers/net/can/sja1000/plx_pci.c: eliminate double free
In this code, the failure_cleanup label calls the function
plx_pci_del_card, which frees everything in the card->net_dev array. dev
is placed in this array immediately after allocation, so the two subsequent
jumps to failure_cleanup should not also call free_sja1000dev, but the
second one does.
If plx_pci_check_sja1000 fails, then free_sja1000dev is also called on
dev. Because dev is already in the card->net_dev array, this implies that
when plx_pci_del_card is later called, it may get freed again. So that
entry is reset to NULL after the free.
Finally, if there is a problem with one channel, there will be a hole in the
array. card->channels counts the number of channels that have succeeded,
and does not keep track of the index of the largest element in the array
that is valid. So the loop in plx_pci_del_card is changed to go up to
PLX_PCI_MAX_CHAN, which is only 2.
Signed-off-by: Julia Lawall <julia@diku.dk>
Signed-off-by: David S. Miller <davem@davemloft.net>
2011-08-08 14:28:50 +08:00
|
|
|
for (i = 0; i < PLX_PCI_MAX_CHAN; i++) {
|
2010-02-01 17:42:44 +08:00
|
|
|
dev = card->net_dev[i];
|
|
|
|
if (!dev)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
dev_info(&pdev->dev, "Removing %s\n", dev->name);
|
|
|
|
unregister_sja1000dev(dev);
|
|
|
|
priv = netdev_priv(dev);
|
|
|
|
if (priv->reg_base)
|
|
|
|
pci_iounmap(pdev, priv->reg_base);
|
|
|
|
free_sja1000dev(dev);
|
|
|
|
}
|
|
|
|
|
2010-04-07 09:09:56 +08:00
|
|
|
card->reset_func(pdev);
|
2010-02-01 17:42:44 +08:00
|
|
|
|
|
|
|
/*
|
2010-04-07 09:09:56 +08:00
|
|
|
* Disable interrupts from PCI-card and disable local
|
|
|
|
* interrupts
|
2010-02-01 17:42:44 +08:00
|
|
|
*/
|
2010-04-07 09:09:56 +08:00
|
|
|
if (pdev->device != PCI_DEVICE_ID_PLX_9056)
|
|
|
|
iowrite32(0x0, card->conf_addr + PLX_INTCSR);
|
|
|
|
else
|
|
|
|
iowrite32(0x0, card->conf_addr + PLX9056_INTCSR);
|
2010-02-01 17:42:44 +08:00
|
|
|
|
|
|
|
if (card->conf_addr)
|
|
|
|
pci_iounmap(pdev, card->conf_addr);
|
|
|
|
|
|
|
|
kfree(card);
|
|
|
|
|
|
|
|
pci_disable_device(pdev);
|
|
|
|
pci_set_drvdata(pdev, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Probe PLX90xx based device for the SJA1000 chips and register each
|
|
|
|
* available CAN channel to SJA1000 Socket-CAN subsystem.
|
|
|
|
*/
|
2012-12-03 22:22:44 +08:00
|
|
|
static int plx_pci_add_card(struct pci_dev *pdev,
|
2012-12-06 22:30:56 +08:00
|
|
|
const struct pci_device_id *ent)
|
2010-02-01 17:42:44 +08:00
|
|
|
{
|
|
|
|
struct sja1000_priv *priv;
|
|
|
|
struct net_device *dev;
|
|
|
|
struct plx_pci_card *card;
|
|
|
|
struct plx_pci_card_info *ci;
|
|
|
|
int err, i;
|
|
|
|
u32 val;
|
|
|
|
void __iomem *addr;
|
|
|
|
|
|
|
|
ci = (struct plx_pci_card_info *)ent->driver_data;
|
|
|
|
|
|
|
|
if (pci_enable_device(pdev) < 0) {
|
|
|
|
dev_err(&pdev->dev, "Failed to enable PCI device\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
dev_info(&pdev->dev, "Detected \"%s\" card at slot #%i\n",
|
|
|
|
ci->name, PCI_SLOT(pdev->devfn));
|
|
|
|
|
|
|
|
/* Allocate card structures to hold addresses, ... */
|
|
|
|
card = kzalloc(sizeof(*card), GFP_KERNEL);
|
|
|
|
if (!card) {
|
|
|
|
pci_disable_device(pdev);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
pci_set_drvdata(pdev, card);
|
|
|
|
|
|
|
|
card->channels = 0;
|
|
|
|
|
|
|
|
/* Remap PLX90xx configuration space */
|
|
|
|
addr = pci_iomap(pdev, ci->conf_map.bar, ci->conf_map.size);
|
|
|
|
if (!addr) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
dev_err(&pdev->dev, "Failed to remap configuration space "
|
|
|
|
"(BAR%d)\n", ci->conf_map.bar);
|
|
|
|
goto failure_cleanup;
|
|
|
|
}
|
|
|
|
card->conf_addr = addr + ci->conf_map.offset;
|
|
|
|
|
|
|
|
ci->reset_func(pdev);
|
2010-04-07 09:09:56 +08:00
|
|
|
card->reset_func = ci->reset_func;
|
2010-02-01 17:42:44 +08:00
|
|
|
|
|
|
|
/* Detect available channels */
|
|
|
|
for (i = 0; i < ci->channel_count; i++) {
|
|
|
|
struct plx_pci_channel_map *cm = &ci->chan_map_tbl[i];
|
|
|
|
|
|
|
|
dev = alloc_sja1000dev(0);
|
|
|
|
if (!dev) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
goto failure_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
card->net_dev[i] = dev;
|
|
|
|
priv = netdev_priv(dev);
|
|
|
|
priv->priv = card;
|
|
|
|
priv->irq_flags = IRQF_SHARED;
|
|
|
|
|
|
|
|
dev->irq = pdev->irq;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Remap IO space of the SJA1000 chips
|
|
|
|
* This is device-dependent mapping
|
|
|
|
*/
|
|
|
|
addr = pci_iomap(pdev, cm->bar, cm->size);
|
|
|
|
if (!addr) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
dev_err(&pdev->dev, "Failed to remap BAR%d\n", cm->bar);
|
|
|
|
goto failure_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
priv->reg_base = addr + cm->offset;
|
|
|
|
priv->read_reg = plx_pci_read_reg;
|
|
|
|
priv->write_reg = plx_pci_write_reg;
|
|
|
|
|
|
|
|
/* Check if channel is present */
|
|
|
|
if (plx_pci_check_sja1000(priv)) {
|
|
|
|
priv->can.clock.freq = ci->can_clock;
|
|
|
|
priv->ocr = ci->ocr;
|
|
|
|
priv->cdr = ci->cdr;
|
|
|
|
|
|
|
|
SET_NETDEV_DEV(dev, &pdev->dev);
|
|
|
|
|
|
|
|
/* Register SJA1000 device */
|
|
|
|
err = register_sja1000dev(dev);
|
|
|
|
if (err) {
|
|
|
|
dev_err(&pdev->dev, "Registering device failed "
|
|
|
|
"(err=%d)\n", err);
|
|
|
|
goto failure_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
card->channels++;
|
|
|
|
|
|
|
|
dev_info(&pdev->dev, "Channel #%d at 0x%p, irq %d "
|
|
|
|
"registered as %s\n", i + 1, priv->reg_base,
|
|
|
|
dev->irq, dev->name);
|
|
|
|
} else {
|
|
|
|
dev_err(&pdev->dev, "Channel #%d not detected\n",
|
|
|
|
i + 1);
|
|
|
|
free_sja1000dev(dev);
|
drivers/net/can/sja1000/plx_pci.c: eliminate double free
In this code, the failure_cleanup label calls the function
plx_pci_del_card, which frees everything in the card->net_dev array. dev
is placed in this array immediately after allocation, so the two subsequent
jumps to failure_cleanup should not also call free_sja1000dev, but the
second one does.
If plx_pci_check_sja1000 fails, then free_sja1000dev is also called on
dev. Because dev is already in the card->net_dev array, this implies that
when plx_pci_del_card is later called, it may get freed again. So that
entry is reset to NULL after the free.
Finally, if there is a problem with one channel, there will be a hole in the
array. card->channels counts the number of channels that have succeeded,
and does not keep track of the index of the largest element in the array
that is valid. So the loop in plx_pci_del_card is changed to go up to
PLX_PCI_MAX_CHAN, which is only 2.
Signed-off-by: Julia Lawall <julia@diku.dk>
Signed-off-by: David S. Miller <davem@davemloft.net>
2011-08-08 14:28:50 +08:00
|
|
|
card->net_dev[i] = NULL;
|
2010-02-01 17:42:44 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!card->channels) {
|
|
|
|
err = -ENODEV;
|
|
|
|
goto failure_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable interrupts from PCI-card (PLX90xx) and enable Local_1,
|
|
|
|
* Local_2 interrupts from the SJA1000 chips
|
|
|
|
*/
|
2010-04-07 09:09:56 +08:00
|
|
|
if (pdev->device != PCI_DEVICE_ID_PLX_9056) {
|
|
|
|
val = ioread32(card->conf_addr + PLX_INTCSR);
|
|
|
|
if (pdev->subsystem_vendor == PCI_VENDOR_ID_ESDGMBH)
|
|
|
|
val |= PLX_LINT1_EN | PLX_PCI_INT_EN;
|
|
|
|
else
|
|
|
|
val |= PLX_LINT1_EN | PLX_LINT2_EN | PLX_PCI_INT_EN;
|
|
|
|
iowrite32(val, card->conf_addr + PLX_INTCSR);
|
|
|
|
} else {
|
|
|
|
iowrite32(PLX9056_LINTI | PLX9056_PCI_INT_EN,
|
|
|
|
card->conf_addr + PLX9056_INTCSR);
|
|
|
|
}
|
2010-02-01 17:42:44 +08:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
failure_cleanup:
|
|
|
|
dev_err(&pdev->dev, "Error: %d. Cleaning Up.\n", err);
|
|
|
|
|
|
|
|
plx_pci_del_card(pdev);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct pci_driver plx_pci_driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.id_table = plx_pci_tbl,
|
|
|
|
.probe = plx_pci_add_card,
|
|
|
|
.remove = plx_pci_del_card,
|
|
|
|
};
|
|
|
|
|
2012-04-14 12:38:43 +08:00
|
|
|
module_pci_driver(plx_pci_driver);
|