2019-05-29 22:17:56 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2017-05-15 00:30:34 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2017 Icenowy Zheng <icenowy@aosc.io>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/reset.h>
|
|
|
|
|
|
|
|
#include "ccu_common.h"
|
|
|
|
#include "ccu_div.h"
|
|
|
|
#include "ccu_gate.h"
|
|
|
|
#include "ccu_reset.h"
|
|
|
|
|
|
|
|
#include "ccu-sun8i-de2.h"
|
|
|
|
|
|
|
|
static SUNXI_CCU_GATE(bus_mixer0_clk, "bus-mixer0", "bus-de",
|
|
|
|
0x04, BIT(0), 0);
|
|
|
|
static SUNXI_CCU_GATE(bus_mixer1_clk, "bus-mixer1", "bus-de",
|
|
|
|
0x04, BIT(1), 0);
|
|
|
|
static SUNXI_CCU_GATE(bus_wb_clk, "bus-wb", "bus-de",
|
|
|
|
0x04, BIT(2), 0);
|
2018-11-05 02:26:43 +08:00
|
|
|
static SUNXI_CCU_GATE(bus_rot_clk, "bus-rot", "bus-de",
|
|
|
|
0x04, BIT(3), 0);
|
2017-05-15 00:30:34 +08:00
|
|
|
|
|
|
|
static SUNXI_CCU_GATE(mixer0_clk, "mixer0", "mixer0-div",
|
|
|
|
0x00, BIT(0), CLK_SET_RATE_PARENT);
|
|
|
|
static SUNXI_CCU_GATE(mixer1_clk, "mixer1", "mixer1-div",
|
|
|
|
0x00, BIT(1), CLK_SET_RATE_PARENT);
|
|
|
|
static SUNXI_CCU_GATE(wb_clk, "wb", "wb-div",
|
|
|
|
0x00, BIT(2), CLK_SET_RATE_PARENT);
|
2018-11-05 02:26:43 +08:00
|
|
|
static SUNXI_CCU_GATE(rot_clk, "rot", "rot-div",
|
|
|
|
0x00, BIT(3), CLK_SET_RATE_PARENT);
|
2017-05-15 00:30:34 +08:00
|
|
|
|
|
|
|
static SUNXI_CCU_M(mixer0_div_clk, "mixer0-div", "de", 0x0c, 0, 4,
|
|
|
|
CLK_SET_RATE_PARENT);
|
2017-12-22 20:22:34 +08:00
|
|
|
static SUNXI_CCU_M(mixer1_div_clk, "mixer1-div", "de", 0x0c, 4, 4,
|
|
|
|
CLK_SET_RATE_PARENT);
|
2017-05-15 00:30:34 +08:00
|
|
|
static SUNXI_CCU_M(wb_div_clk, "wb-div", "de", 0x0c, 8, 4,
|
|
|
|
CLK_SET_RATE_PARENT);
|
2018-11-05 02:26:43 +08:00
|
|
|
static SUNXI_CCU_M(rot_div_clk, "rot-div", "de", 0x0c, 0x0c, 4,
|
|
|
|
CLK_SET_RATE_PARENT);
|
2017-05-15 00:30:34 +08:00
|
|
|
|
2017-10-17 17:06:17 +08:00
|
|
|
static SUNXI_CCU_M(mixer0_div_a83_clk, "mixer0-div", "pll-de", 0x0c, 0, 4,
|
|
|
|
CLK_SET_RATE_PARENT);
|
|
|
|
static SUNXI_CCU_M(mixer1_div_a83_clk, "mixer1-div", "pll-de", 0x0c, 4, 4,
|
|
|
|
CLK_SET_RATE_PARENT);
|
|
|
|
static SUNXI_CCU_M(wb_div_a83_clk, "wb-div", "pll-de", 0x0c, 8, 4,
|
|
|
|
CLK_SET_RATE_PARENT);
|
|
|
|
|
2018-11-05 02:26:43 +08:00
|
|
|
static struct ccu_common *sun50i_h6_de3_clks[] = {
|
|
|
|
&mixer0_clk.common,
|
|
|
|
&mixer1_clk.common,
|
|
|
|
&wb_clk.common,
|
|
|
|
|
|
|
|
&bus_mixer0_clk.common,
|
|
|
|
&bus_mixer1_clk.common,
|
|
|
|
&bus_wb_clk.common,
|
|
|
|
|
|
|
|
&mixer0_div_clk.common,
|
|
|
|
&mixer1_div_clk.common,
|
|
|
|
&wb_div_clk.common,
|
|
|
|
|
|
|
|
&bus_rot_clk.common,
|
|
|
|
&rot_clk.common,
|
|
|
|
&rot_div_clk.common,
|
|
|
|
};
|
|
|
|
|
2017-05-15 00:30:34 +08:00
|
|
|
static struct ccu_common *sun8i_a83t_de2_clks[] = {
|
|
|
|
&mixer0_clk.common,
|
|
|
|
&mixer1_clk.common,
|
|
|
|
&wb_clk.common,
|
|
|
|
|
|
|
|
&bus_mixer0_clk.common,
|
|
|
|
&bus_mixer1_clk.common,
|
|
|
|
&bus_wb_clk.common,
|
|
|
|
|
2017-10-17 17:06:17 +08:00
|
|
|
&mixer0_div_a83_clk.common,
|
|
|
|
&mixer1_div_a83_clk.common,
|
|
|
|
&wb_div_a83_clk.common,
|
2017-05-15 00:30:34 +08:00
|
|
|
};
|
|
|
|
|
2017-12-22 20:22:34 +08:00
|
|
|
static struct ccu_common *sun8i_h3_de2_clks[] = {
|
|
|
|
&mixer0_clk.common,
|
|
|
|
&mixer1_clk.common,
|
|
|
|
&wb_clk.common,
|
|
|
|
|
|
|
|
&bus_mixer0_clk.common,
|
|
|
|
&bus_mixer1_clk.common,
|
|
|
|
&bus_wb_clk.common,
|
|
|
|
|
|
|
|
&mixer0_div_clk.common,
|
|
|
|
&mixer1_div_clk.common,
|
|
|
|
&wb_div_clk.common,
|
|
|
|
};
|
|
|
|
|
2017-05-15 00:30:34 +08:00
|
|
|
static struct ccu_common *sun8i_v3s_de2_clks[] = {
|
|
|
|
&mixer0_clk.common,
|
|
|
|
&wb_clk.common,
|
|
|
|
|
|
|
|
&bus_mixer0_clk.common,
|
|
|
|
&bus_wb_clk.common,
|
|
|
|
|
|
|
|
&mixer0_div_clk.common,
|
|
|
|
&wb_div_clk.common,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_hw_onecell_data sun8i_a83t_de2_hw_clks = {
|
|
|
|
.hws = {
|
|
|
|
[CLK_MIXER0] = &mixer0_clk.common.hw,
|
|
|
|
[CLK_MIXER1] = &mixer1_clk.common.hw,
|
|
|
|
[CLK_WB] = &wb_clk.common.hw,
|
|
|
|
|
|
|
|
[CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
|
|
|
|
[CLK_BUS_MIXER1] = &bus_mixer1_clk.common.hw,
|
|
|
|
[CLK_BUS_WB] = &bus_wb_clk.common.hw,
|
|
|
|
|
2017-10-17 17:06:17 +08:00
|
|
|
[CLK_MIXER0_DIV] = &mixer0_div_a83_clk.common.hw,
|
|
|
|
[CLK_MIXER1_DIV] = &mixer1_div_a83_clk.common.hw,
|
|
|
|
[CLK_WB_DIV] = &wb_div_a83_clk.common.hw,
|
2017-05-15 00:30:34 +08:00
|
|
|
},
|
2018-11-05 02:26:43 +08:00
|
|
|
.num = CLK_NUMBER_WITHOUT_ROT,
|
2017-05-15 00:30:34 +08:00
|
|
|
};
|
|
|
|
|
2017-12-22 20:22:34 +08:00
|
|
|
static struct clk_hw_onecell_data sun8i_h3_de2_hw_clks = {
|
|
|
|
.hws = {
|
|
|
|
[CLK_MIXER0] = &mixer0_clk.common.hw,
|
|
|
|
[CLK_MIXER1] = &mixer1_clk.common.hw,
|
|
|
|
[CLK_WB] = &wb_clk.common.hw,
|
|
|
|
|
|
|
|
[CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
|
|
|
|
[CLK_BUS_MIXER1] = &bus_mixer1_clk.common.hw,
|
|
|
|
[CLK_BUS_WB] = &bus_wb_clk.common.hw,
|
|
|
|
|
|
|
|
[CLK_MIXER0_DIV] = &mixer0_div_clk.common.hw,
|
|
|
|
[CLK_MIXER1_DIV] = &mixer1_div_clk.common.hw,
|
|
|
|
[CLK_WB_DIV] = &wb_div_clk.common.hw,
|
|
|
|
},
|
2018-11-05 02:26:43 +08:00
|
|
|
.num = CLK_NUMBER_WITHOUT_ROT,
|
2017-12-22 20:22:34 +08:00
|
|
|
};
|
|
|
|
|
2017-05-15 00:30:34 +08:00
|
|
|
static struct clk_hw_onecell_data sun8i_v3s_de2_hw_clks = {
|
|
|
|
.hws = {
|
|
|
|
[CLK_MIXER0] = &mixer0_clk.common.hw,
|
|
|
|
[CLK_WB] = &wb_clk.common.hw,
|
|
|
|
|
|
|
|
[CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
|
|
|
|
[CLK_BUS_WB] = &bus_wb_clk.common.hw,
|
|
|
|
|
|
|
|
[CLK_MIXER0_DIV] = &mixer0_div_clk.common.hw,
|
|
|
|
[CLK_WB_DIV] = &wb_div_clk.common.hw,
|
|
|
|
},
|
2018-11-05 02:26:43 +08:00
|
|
|
.num = CLK_NUMBER_WITHOUT_ROT,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_hw_onecell_data sun50i_h6_de3_hw_clks = {
|
|
|
|
.hws = {
|
|
|
|
[CLK_MIXER0] = &mixer0_clk.common.hw,
|
|
|
|
[CLK_MIXER1] = &mixer1_clk.common.hw,
|
|
|
|
[CLK_WB] = &wb_clk.common.hw,
|
|
|
|
[CLK_ROT] = &rot_clk.common.hw,
|
|
|
|
|
|
|
|
[CLK_BUS_MIXER0] = &bus_mixer0_clk.common.hw,
|
|
|
|
[CLK_BUS_MIXER1] = &bus_mixer1_clk.common.hw,
|
|
|
|
[CLK_BUS_WB] = &bus_wb_clk.common.hw,
|
|
|
|
[CLK_BUS_ROT] = &bus_rot_clk.common.hw,
|
|
|
|
|
|
|
|
[CLK_MIXER0_DIV] = &mixer0_div_clk.common.hw,
|
|
|
|
[CLK_MIXER1_DIV] = &mixer1_div_clk.common.hw,
|
|
|
|
[CLK_WB_DIV] = &wb_div_clk.common.hw,
|
|
|
|
[CLK_ROT_DIV] = &rot_div_clk.common.hw,
|
|
|
|
},
|
|
|
|
.num = CLK_NUMBER_WITH_ROT,
|
2017-05-15 00:30:34 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct ccu_reset_map sun8i_a83t_de2_resets[] = {
|
|
|
|
[RST_MIXER0] = { 0x08, BIT(0) },
|
|
|
|
/*
|
|
|
|
* For A83T, H3 and R40, mixer1 reset line is shared with wb, so
|
|
|
|
* only RST_WB is exported here.
|
|
|
|
* For V3s there's just no mixer1, so it also shares this struct.
|
|
|
|
*/
|
|
|
|
[RST_WB] = { 0x08, BIT(2) },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct ccu_reset_map sun50i_a64_de2_resets[] = {
|
|
|
|
[RST_MIXER0] = { 0x08, BIT(0) },
|
|
|
|
[RST_MIXER1] = { 0x08, BIT(1) },
|
|
|
|
[RST_WB] = { 0x08, BIT(2) },
|
|
|
|
};
|
|
|
|
|
2018-11-05 02:26:43 +08:00
|
|
|
static struct ccu_reset_map sun50i_h6_de3_resets[] = {
|
|
|
|
[RST_MIXER0] = { 0x08, BIT(0) },
|
|
|
|
[RST_MIXER1] = { 0x08, BIT(1) },
|
|
|
|
[RST_WB] = { 0x08, BIT(2) },
|
|
|
|
[RST_ROT] = { 0x08, BIT(3) },
|
|
|
|
};
|
|
|
|
|
2017-05-15 00:30:34 +08:00
|
|
|
static const struct sunxi_ccu_desc sun8i_a83t_de2_clk_desc = {
|
|
|
|
.ccu_clks = sun8i_a83t_de2_clks,
|
|
|
|
.num_ccu_clks = ARRAY_SIZE(sun8i_a83t_de2_clks),
|
|
|
|
|
|
|
|
.hw_clks = &sun8i_a83t_de2_hw_clks,
|
|
|
|
|
|
|
|
.resets = sun8i_a83t_de2_resets,
|
|
|
|
.num_resets = ARRAY_SIZE(sun8i_a83t_de2_resets),
|
|
|
|
};
|
|
|
|
|
2017-12-22 20:22:34 +08:00
|
|
|
static const struct sunxi_ccu_desc sun8i_h3_de2_clk_desc = {
|
|
|
|
.ccu_clks = sun8i_h3_de2_clks,
|
|
|
|
.num_ccu_clks = ARRAY_SIZE(sun8i_h3_de2_clks),
|
|
|
|
|
|
|
|
.hw_clks = &sun8i_h3_de2_hw_clks,
|
|
|
|
|
|
|
|
.resets = sun8i_a83t_de2_resets,
|
|
|
|
.num_resets = ARRAY_SIZE(sun8i_a83t_de2_resets),
|
|
|
|
};
|
|
|
|
|
2017-05-15 00:30:34 +08:00
|
|
|
static const struct sunxi_ccu_desc sun50i_a64_de2_clk_desc = {
|
2017-12-22 20:22:35 +08:00
|
|
|
.ccu_clks = sun8i_h3_de2_clks,
|
|
|
|
.num_ccu_clks = ARRAY_SIZE(sun8i_h3_de2_clks),
|
2017-05-15 00:30:34 +08:00
|
|
|
|
2017-12-22 20:22:35 +08:00
|
|
|
.hw_clks = &sun8i_h3_de2_hw_clks,
|
2017-05-15 00:30:34 +08:00
|
|
|
|
|
|
|
.resets = sun50i_a64_de2_resets,
|
|
|
|
.num_resets = ARRAY_SIZE(sun50i_a64_de2_resets),
|
|
|
|
};
|
|
|
|
|
2018-11-05 02:26:43 +08:00
|
|
|
static const struct sunxi_ccu_desc sun50i_h6_de3_clk_desc = {
|
|
|
|
.ccu_clks = sun50i_h6_de3_clks,
|
|
|
|
.num_ccu_clks = ARRAY_SIZE(sun50i_h6_de3_clks),
|
|
|
|
|
|
|
|
.hw_clks = &sun50i_h6_de3_hw_clks,
|
|
|
|
|
|
|
|
.resets = sun50i_h6_de3_resets,
|
|
|
|
.num_resets = ARRAY_SIZE(sun50i_h6_de3_resets),
|
|
|
|
};
|
|
|
|
|
2017-05-15 00:30:34 +08:00
|
|
|
static const struct sunxi_ccu_desc sun8i_v3s_de2_clk_desc = {
|
|
|
|
.ccu_clks = sun8i_v3s_de2_clks,
|
|
|
|
.num_ccu_clks = ARRAY_SIZE(sun8i_v3s_de2_clks),
|
|
|
|
|
|
|
|
.hw_clks = &sun8i_v3s_de2_hw_clks,
|
|
|
|
|
|
|
|
.resets = sun8i_a83t_de2_resets,
|
|
|
|
.num_resets = ARRAY_SIZE(sun8i_a83t_de2_resets),
|
|
|
|
};
|
|
|
|
|
|
|
|
static int sunxi_de2_clk_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct resource *res;
|
|
|
|
struct clk *bus_clk, *mod_clk;
|
|
|
|
struct reset_control *rstc;
|
|
|
|
void __iomem *reg;
|
|
|
|
const struct sunxi_ccu_desc *ccu_desc;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ccu_desc = of_device_get_match_data(&pdev->dev);
|
|
|
|
if (!ccu_desc)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
reg = devm_ioremap_resource(&pdev->dev, res);
|
|
|
|
if (IS_ERR(reg))
|
|
|
|
return PTR_ERR(reg);
|
|
|
|
|
|
|
|
bus_clk = devm_clk_get(&pdev->dev, "bus");
|
|
|
|
if (IS_ERR(bus_clk)) {
|
|
|
|
ret = PTR_ERR(bus_clk);
|
|
|
|
if (ret != -EPROBE_DEFER)
|
|
|
|
dev_err(&pdev->dev, "Couldn't get bus clk: %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
mod_clk = devm_clk_get(&pdev->dev, "mod");
|
|
|
|
if (IS_ERR(mod_clk)) {
|
|
|
|
ret = PTR_ERR(mod_clk);
|
|
|
|
if (ret != -EPROBE_DEFER)
|
|
|
|
dev_err(&pdev->dev, "Couldn't get mod clk: %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
|
|
|
|
if (IS_ERR(rstc)) {
|
2017-05-18 23:55:13 +08:00
|
|
|
ret = PTR_ERR(rstc);
|
2017-05-15 00:30:34 +08:00
|
|
|
if (ret != -EPROBE_DEFER)
|
|
|
|
dev_err(&pdev->dev,
|
|
|
|
"Couldn't get reset control: %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* The clocks need to be enabled for us to access the registers */
|
|
|
|
ret = clk_prepare_enable(bus_clk);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "Couldn't enable bus clk: %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = clk_prepare_enable(mod_clk);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "Couldn't enable mod clk: %d\n", ret);
|
|
|
|
goto err_disable_bus_clk;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* The reset control needs to be asserted for the controls to work */
|
|
|
|
ret = reset_control_deassert(rstc);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev,
|
|
|
|
"Couldn't deassert reset control: %d\n", ret);
|
|
|
|
goto err_disable_mod_clk;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = sunxi_ccu_probe(pdev->dev.of_node, reg, ccu_desc);
|
|
|
|
if (ret)
|
|
|
|
goto err_assert_reset;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_assert_reset:
|
|
|
|
reset_control_assert(rstc);
|
|
|
|
err_disable_mod_clk:
|
|
|
|
clk_disable_unprepare(mod_clk);
|
|
|
|
err_disable_bus_clk:
|
|
|
|
clk_disable_unprepare(bus_clk);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct of_device_id sunxi_de2_clk_ids[] = {
|
|
|
|
{
|
|
|
|
.compatible = "allwinner,sun8i-a83t-de2-clk",
|
|
|
|
.data = &sun8i_a83t_de2_clk_desc,
|
|
|
|
},
|
2017-12-22 20:22:34 +08:00
|
|
|
{
|
|
|
|
.compatible = "allwinner,sun8i-h3-de2-clk",
|
|
|
|
.data = &sun8i_h3_de2_clk_desc,
|
|
|
|
},
|
2017-05-15 00:30:34 +08:00
|
|
|
{
|
|
|
|
.compatible = "allwinner,sun8i-v3s-de2-clk",
|
|
|
|
.data = &sun8i_v3s_de2_clk_desc,
|
|
|
|
},
|
2018-06-22 20:45:37 +08:00
|
|
|
{
|
|
|
|
.compatible = "allwinner,sun50i-a64-de2-clk",
|
|
|
|
.data = &sun50i_a64_de2_clk_desc,
|
|
|
|
},
|
2017-05-15 00:30:34 +08:00
|
|
|
{
|
|
|
|
.compatible = "allwinner,sun50i-h5-de2-clk",
|
|
|
|
.data = &sun50i_a64_de2_clk_desc,
|
|
|
|
},
|
2018-11-05 02:26:43 +08:00
|
|
|
{
|
|
|
|
.compatible = "allwinner,sun50i-h6-de3-clk",
|
|
|
|
.data = &sun50i_h6_de3_clk_desc,
|
|
|
|
},
|
2017-05-15 00:30:34 +08:00
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_driver sunxi_de2_clk_driver = {
|
|
|
|
.probe = sunxi_de2_clk_probe,
|
|
|
|
.driver = {
|
|
|
|
.name = "sunxi-de2-clks",
|
|
|
|
.of_match_table = sunxi_de2_clk_ids,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
builtin_platform_driver(sunxi_de2_clk_driver);
|