2005-04-17 06:20:36 +08:00
|
|
|
#ifndef __ASM_SH_PCI_H
|
|
|
|
#define __ASM_SH_PCI_H
|
|
|
|
|
|
|
|
#ifdef __KERNEL__
|
|
|
|
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
|
|
|
|
/* Can be used to override the logic in pci_scan_bus for skipping
|
|
|
|
already-configured bus numbers - to be used for buggy BIOSes
|
|
|
|
or architectures with incomplete PCI setup by the loader */
|
|
|
|
|
|
|
|
#define pcibios_assign_all_busses() 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A board can define one or more PCI channels that represent built-in (or
|
|
|
|
* external) PCI controllers.
|
|
|
|
*/
|
|
|
|
struct pci_channel {
|
2009-04-20 17:29:22 +08:00
|
|
|
struct pci_channel *next;
|
|
|
|
|
|
|
|
struct pci_ops *pci_ops;
|
|
|
|
struct resource *io_resource;
|
|
|
|
struct resource *mem_resource;
|
|
|
|
|
2009-04-20 17:42:00 +08:00
|
|
|
unsigned long io_offset;
|
|
|
|
unsigned long mem_offset;
|
|
|
|
|
2009-04-20 17:29:22 +08:00
|
|
|
unsigned long reg_base;
|
|
|
|
|
|
|
|
unsigned long io_map_base;
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
2009-04-20 17:29:22 +08:00
|
|
|
extern void register_pci_controller(struct pci_channel *hose);
|
|
|
|
|
2009-04-20 15:14:29 +08:00
|
|
|
extern unsigned long PCIBIOS_MIN_IO, PCIBIOS_MIN_MEM;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
struct pci_dev;
|
|
|
|
|
2009-04-20 14:51:45 +08:00
|
|
|
#define HAVE_PCI_MMAP
|
|
|
|
extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
|
|
|
|
enum pci_mmap_state mmap_state, int write_combine);
|
2005-04-17 06:20:36 +08:00
|
|
|
extern void pcibios_set_master(struct pci_dev *dev);
|
|
|
|
|
2005-04-01 13:07:31 +08:00
|
|
|
static inline void pcibios_penalize_isa_irq(int irq, int active)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
/* We don't do dynamic PCI IRQ allocation */
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Dynamic DMA mapping stuff.
|
|
|
|
* SuperH has everything mapped statically like x86.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* The PCI address space does equal the physical memory
|
|
|
|
* address space. The networking and block device layers use
|
|
|
|
* this boolean for bounce buffer decisions.
|
|
|
|
*/
|
|
|
|
#define PCI_DMA_BUS_IS_PHYS (1)
|
|
|
|
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <asm/scatterlist.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
/* pci_unmap_{single,page} being a nop depends upon the
|
|
|
|
* configuration.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SH_PCIDMA_NONCOHERENT
|
|
|
|
#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
|
|
|
|
dma_addr_t ADDR_NAME;
|
|
|
|
#define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
|
|
|
|
__u32 LEN_NAME;
|
|
|
|
#define pci_unmap_addr(PTR, ADDR_NAME) \
|
|
|
|
((PTR)->ADDR_NAME)
|
|
|
|
#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
|
|
|
|
(((PTR)->ADDR_NAME) = (VAL))
|
|
|
|
#define pci_unmap_len(PTR, LEN_NAME) \
|
|
|
|
((PTR)->LEN_NAME)
|
|
|
|
#define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
|
|
|
|
(((PTR)->LEN_NAME) = (VAL))
|
|
|
|
#else
|
|
|
|
#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
|
|
|
|
#define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
|
|
|
|
#define pci_unmap_addr(PTR, ADDR_NAME) (0)
|
|
|
|
#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
|
|
|
|
#define pci_unmap_len(PTR, LEN_NAME) (0)
|
|
|
|
#define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
|
|
|
|
#endif
|
|
|
|
|
2009-04-24 14:39:39 +08:00
|
|
|
#ifdef CONFIG_PCI
|
2009-05-26 22:13:13 +08:00
|
|
|
/*
|
|
|
|
* None of the SH PCI controllers support MWI, it is always treated as a
|
|
|
|
* direct memory write.
|
|
|
|
*/
|
|
|
|
#define PCI_DISABLE_MWI
|
|
|
|
|
2005-06-03 03:55:50 +08:00
|
|
|
static inline void pci_dma_burst_advice(struct pci_dev *pdev,
|
|
|
|
enum pci_dma_burst_strategy *strat,
|
|
|
|
unsigned long *strategy_parameter)
|
|
|
|
{
|
2009-05-26 22:13:13 +08:00
|
|
|
unsigned long cacheline_size;
|
|
|
|
u8 byte;
|
|
|
|
|
|
|
|
pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
|
|
|
|
|
|
|
|
if (byte == 0)
|
|
|
|
cacheline_size = L1_CACHE_BYTES;
|
|
|
|
else
|
|
|
|
cacheline_size = byte << 2;
|
|
|
|
|
|
|
|
*strat = PCI_DMA_BURST_MULTIPLE;
|
|
|
|
*strategy_parameter = cacheline_size;
|
2005-06-03 03:55:50 +08:00
|
|
|
}
|
2009-04-24 14:39:39 +08:00
|
|
|
#endif
|
2008-02-19 20:35:22 +08:00
|
|
|
|
2009-04-20 17:24:57 +08:00
|
|
|
#ifdef CONFIG_SUPERH32
|
|
|
|
/*
|
|
|
|
* If we're on an SH7751 or SH7780 PCI controller, PCI memory is mapped
|
|
|
|
* at the end of the address space in a special non-translatable area.
|
|
|
|
*/
|
|
|
|
#define PCI_MEM_FIXED_START 0xfd000000
|
|
|
|
#define PCI_MEM_FIXED_END (PCI_MEM_FIXED_START + 0x01000000)
|
|
|
|
|
|
|
|
#define is_pci_memory_fixed_range(s, e) \
|
|
|
|
((s) >= PCI_MEM_FIXED_START && (e) < PCI_MEM_FIXED_END)
|
2008-02-19 20:35:22 +08:00
|
|
|
#else
|
2009-04-20 17:24:57 +08:00
|
|
|
#define is_pci_memory_fixed_range(s, e) (0)
|
2005-06-07 14:07:46 +08:00
|
|
|
#endif
|
2005-06-03 03:55:50 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/* Board-specific fixup routines. */
|
2006-09-27 15:43:28 +08:00
|
|
|
int pcibios_map_platform_irq(struct pci_dev *dev, u8 slot, u8 pin);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-04-20 14:38:25 +08:00
|
|
|
extern void pcibios_resource_to_bus(struct pci_dev *dev,
|
|
|
|
struct pci_bus_region *region, struct resource *res);
|
|
|
|
|
|
|
|
extern void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
|
|
|
|
struct pci_bus_region *region);
|
|
|
|
|
|
|
|
/* Chances are this interrupt is wired PC-style ... */
|
|
|
|
static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
|
|
|
|
{
|
|
|
|
return channel ? 15 : 14;
|
|
|
|
}
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* generic DMA-mapping stuff */
|
|
|
|
#include <asm-generic/pci-dma-compat.h>
|
|
|
|
|
2009-04-20 14:38:25 +08:00
|
|
|
#endif /* __KERNEL__ */
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif /* __ASM_SH_PCI_H */
|
|
|
|
|