2009-07-21 17:23:57 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2009 VMware, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Michel Dänzer
|
|
|
|
*/
|
|
|
|
#include <drm/drmP.h>
|
|
|
|
#include <drm/radeon_drm.h>
|
|
|
|
#include "radeon_reg.h"
|
|
|
|
#include "radeon.h"
|
|
|
|
|
|
|
|
|
|
|
|
/* Test BO GTT->VRAM and VRAM->GTT GPU copies across the whole GTT aperture */
|
|
|
|
void radeon_test_moves(struct radeon_device *rdev)
|
|
|
|
{
|
2009-11-20 21:29:23 +08:00
|
|
|
struct radeon_bo *vram_obj = NULL;
|
|
|
|
struct radeon_bo **gtt_obj = NULL;
|
2009-07-21 17:23:57 +08:00
|
|
|
struct radeon_fence *fence = NULL;
|
|
|
|
uint64_t gtt_addr, vram_addr;
|
|
|
|
unsigned i, n, size;
|
|
|
|
int r;
|
|
|
|
|
|
|
|
size = 1024 * 1024;
|
|
|
|
|
|
|
|
/* Number of tests =
|
2011-08-19 23:24:16 +08:00
|
|
|
* (Total GTT - IB pool - writeback page - ring buffers) / test size
|
2009-07-21 17:23:57 +08:00
|
|
|
*/
|
2011-09-23 21:11:23 +08:00
|
|
|
n = rdev->mc.gtt_size - RADEON_IB_POOL_SIZE*64*1024;
|
2011-10-13 19:19:22 +08:00
|
|
|
for (i = 0; i < RADEON_NUM_RINGS; ++i)
|
2011-10-23 18:56:27 +08:00
|
|
|
n -= rdev->ring[i].ring_size;
|
2011-08-19 23:24:16 +08:00
|
|
|
if (rdev->wb.wb_obj)
|
|
|
|
n -= RADEON_GPU_PAGE_SIZE;
|
|
|
|
if (rdev->ih.ring_obj)
|
|
|
|
n -= rdev->ih.ring_size;
|
|
|
|
n /= size;
|
2009-07-21 17:23:57 +08:00
|
|
|
|
|
|
|
gtt_obj = kzalloc(n * sizeof(*gtt_obj), GFP_KERNEL);
|
|
|
|
if (!gtt_obj) {
|
|
|
|
DRM_ERROR("Failed to allocate %d pointers\n", n);
|
|
|
|
r = 1;
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
2011-02-19 00:59:16 +08:00
|
|
|
r = radeon_bo_create(rdev, size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
|
2009-11-20 21:29:23 +08:00
|
|
|
&vram_obj);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create VRAM object\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
2009-11-20 21:29:23 +08:00
|
|
|
r = radeon_bo_reserve(vram_obj, false);
|
|
|
|
if (unlikely(r != 0))
|
|
|
|
goto out_cleanup;
|
|
|
|
r = radeon_bo_pin(vram_obj, RADEON_GEM_DOMAIN_VRAM, &vram_addr);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to pin VRAM object\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
for (i = 0; i < n; i++) {
|
|
|
|
void *gtt_map, *vram_map;
|
|
|
|
void **gtt_start, **gtt_end;
|
|
|
|
void **vram_start, **vram_end;
|
|
|
|
|
2011-02-19 00:59:16 +08:00
|
|
|
r = radeon_bo_create(rdev, size, PAGE_SIZE, true,
|
2009-11-20 21:29:23 +08:00
|
|
|
RADEON_GEM_DOMAIN_GTT, gtt_obj + i);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create GTT object %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
2009-11-20 21:29:23 +08:00
|
|
|
r = radeon_bo_reserve(gtt_obj[i], false);
|
|
|
|
if (unlikely(r != 0))
|
|
|
|
goto out_cleanup;
|
|
|
|
r = radeon_bo_pin(gtt_obj[i], RADEON_GEM_DOMAIN_GTT, >t_addr);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to pin GTT object %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
2009-11-20 21:29:23 +08:00
|
|
|
r = radeon_bo_kmap(gtt_obj[i], >t_map);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to map GTT object %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (gtt_start = gtt_map, gtt_end = gtt_map + size;
|
|
|
|
gtt_start < gtt_end;
|
|
|
|
gtt_start++)
|
|
|
|
*gtt_start = gtt_start;
|
|
|
|
|
2009-11-20 21:29:23 +08:00
|
|
|
radeon_bo_kunmap(gtt_obj[i]);
|
2009-07-21 17:23:57 +08:00
|
|
|
|
2011-08-26 01:39:48 +08:00
|
|
|
r = radeon_fence_create(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create GTT->VRAM fence %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
2009-10-14 12:34:41 +08:00
|
|
|
r = radeon_copy(rdev, gtt_addr, vram_addr, size / RADEON_GPU_PAGE_SIZE, fence);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed GTT->VRAM copy %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = radeon_fence_wait(fence, false);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to wait for GTT->VRAM fence %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
radeon_fence_unref(&fence);
|
|
|
|
|
2009-11-20 21:29:23 +08:00
|
|
|
r = radeon_bo_kmap(vram_obj, &vram_map);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to map VRAM object after copy %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (gtt_start = gtt_map, gtt_end = gtt_map + size,
|
|
|
|
vram_start = vram_map, vram_end = vram_map + size;
|
|
|
|
vram_start < vram_end;
|
|
|
|
gtt_start++, vram_start++) {
|
|
|
|
if (*vram_start != gtt_start) {
|
|
|
|
DRM_ERROR("Incorrect GTT->VRAM copy %d: Got 0x%p, "
|
2011-08-19 23:24:17 +08:00
|
|
|
"expected 0x%p (GTT/VRAM offset "
|
|
|
|
"0x%16llx/0x%16llx)\n",
|
|
|
|
i, *vram_start, gtt_start,
|
|
|
|
(unsigned long long)
|
|
|
|
(gtt_addr - rdev->mc.gtt_start +
|
|
|
|
(void*)gtt_start - gtt_map),
|
|
|
|
(unsigned long long)
|
|
|
|
(vram_addr - rdev->mc.vram_start +
|
|
|
|
(void*)gtt_start - gtt_map));
|
2009-11-20 21:29:23 +08:00
|
|
|
radeon_bo_kunmap(vram_obj);
|
2009-07-21 17:23:57 +08:00
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
*vram_start = vram_start;
|
|
|
|
}
|
|
|
|
|
2009-11-20 21:29:23 +08:00
|
|
|
radeon_bo_kunmap(vram_obj);
|
2009-07-21 17:23:57 +08:00
|
|
|
|
2011-08-26 01:39:48 +08:00
|
|
|
r = radeon_fence_create(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create VRAM->GTT fence %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
2009-10-14 12:34:41 +08:00
|
|
|
r = radeon_copy(rdev, vram_addr, gtt_addr, size / RADEON_GPU_PAGE_SIZE, fence);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed VRAM->GTT copy %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = radeon_fence_wait(fence, false);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to wait for VRAM->GTT fence %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
radeon_fence_unref(&fence);
|
|
|
|
|
2009-11-20 21:29:23 +08:00
|
|
|
r = radeon_bo_kmap(gtt_obj[i], >t_map);
|
2009-07-21 17:23:57 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to map GTT object after copy %d\n", i);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (gtt_start = gtt_map, gtt_end = gtt_map + size,
|
|
|
|
vram_start = vram_map, vram_end = vram_map + size;
|
|
|
|
gtt_start < gtt_end;
|
|
|
|
gtt_start++, vram_start++) {
|
|
|
|
if (*gtt_start != vram_start) {
|
|
|
|
DRM_ERROR("Incorrect VRAM->GTT copy %d: Got 0x%p, "
|
2011-08-19 23:24:17 +08:00
|
|
|
"expected 0x%p (VRAM/GTT offset "
|
|
|
|
"0x%16llx/0x%16llx)\n",
|
|
|
|
i, *gtt_start, vram_start,
|
|
|
|
(unsigned long long)
|
|
|
|
(vram_addr - rdev->mc.vram_start +
|
|
|
|
(void*)vram_start - vram_map),
|
|
|
|
(unsigned long long)
|
|
|
|
(gtt_addr - rdev->mc.gtt_start +
|
|
|
|
(void*)vram_start - vram_map));
|
2009-11-20 21:29:23 +08:00
|
|
|
radeon_bo_kunmap(gtt_obj[i]);
|
2009-07-21 17:23:57 +08:00
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-11-20 21:29:23 +08:00
|
|
|
radeon_bo_kunmap(gtt_obj[i]);
|
2009-07-21 17:23:57 +08:00
|
|
|
|
|
|
|
DRM_INFO("Tested GTT->VRAM and VRAM->GTT copy for GTT offset 0x%llx\n",
|
drm/radeon/kms: simplify memory controller setup V2
Get rid of _location and use _start/_end also simplify the
computation of vram_start|end & gtt_start|end. For R1XX-R2XX
we place VRAM at the same address of PCI aperture, those GPU
shouldn't have much memory and seems to behave better when
setup that way. For R3XX and newer we place VRAM at 0. For
R6XX-R7XX AGP we place VRAM before or after AGP aperture this
might limit to limit the VRAM size but it's very unlikely.
For IGP we don't change the VRAM placement.
Tested on (compiz,quake3,suspend/resume):
PCI/PCIE:RV280,R420,RV515,RV570,RV610,RV710
AGP:RV100,RV280,R420,RV350,RV620(RPB*),RV730
IGP:RS480(RPB*),RS690,RS780(RPB*),RS880
RPB: resume previously broken
V2 correct commit message to reflect more accurately the bug
and move VRAM placement to 0 for most of the GPU to avoid
limiting VRAM.
Signed-off-by: Jerome Glisse <jglisse@redhat.com>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2010-02-18 05:54:29 +08:00
|
|
|
gtt_addr - rdev->mc.gtt_start);
|
2009-07-21 17:23:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
out_cleanup:
|
|
|
|
if (vram_obj) {
|
2009-11-20 21:29:23 +08:00
|
|
|
if (radeon_bo_is_reserved(vram_obj)) {
|
|
|
|
radeon_bo_unpin(vram_obj);
|
|
|
|
radeon_bo_unreserve(vram_obj);
|
|
|
|
}
|
|
|
|
radeon_bo_unref(&vram_obj);
|
2009-07-21 17:23:57 +08:00
|
|
|
}
|
|
|
|
if (gtt_obj) {
|
|
|
|
for (i = 0; i < n; i++) {
|
|
|
|
if (gtt_obj[i]) {
|
2009-11-20 21:29:23 +08:00
|
|
|
if (radeon_bo_is_reserved(gtt_obj[i])) {
|
|
|
|
radeon_bo_unpin(gtt_obj[i]);
|
|
|
|
radeon_bo_unreserve(gtt_obj[i]);
|
|
|
|
}
|
|
|
|
radeon_bo_unref(>t_obj[i]);
|
2009-07-21 17:23:57 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
kfree(gtt_obj);
|
|
|
|
}
|
|
|
|
if (fence) {
|
|
|
|
radeon_fence_unref(&fence);
|
|
|
|
}
|
|
|
|
if (r) {
|
|
|
|
printk(KERN_WARNING "Error while testing BO move.\n");
|
|
|
|
}
|
|
|
|
}
|
2011-09-27 18:31:00 +08:00
|
|
|
|
|
|
|
void radeon_test_ring_sync(struct radeon_device *rdev,
|
2011-10-23 18:56:27 +08:00
|
|
|
struct radeon_ring *ringA,
|
|
|
|
struct radeon_ring *ringB)
|
2011-09-27 18:31:00 +08:00
|
|
|
{
|
2011-11-17 22:22:44 +08:00
|
|
|
struct radeon_fence *fence1 = NULL, *fence2 = NULL;
|
2011-09-27 18:31:00 +08:00
|
|
|
struct radeon_semaphore *semaphore = NULL;
|
2011-10-23 18:56:27 +08:00
|
|
|
int ridxA = radeon_ring_index(rdev, ringA);
|
|
|
|
int ridxB = radeon_ring_index(rdev, ringB);
|
2011-09-27 18:31:00 +08:00
|
|
|
int r;
|
|
|
|
|
2011-11-17 22:22:44 +08:00
|
|
|
r = radeon_fence_create(rdev, &fence1, ridxA);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create sync fence 1\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
r = radeon_fence_create(rdev, &fence2, ridxA);
|
2011-09-27 18:31:00 +08:00
|
|
|
if (r) {
|
2011-11-17 22:22:44 +08:00
|
|
|
DRM_ERROR("Failed to create sync fence 2\n");
|
2011-09-27 18:31:00 +08:00
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = radeon_semaphore_create(rdev, &semaphore);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create semaphore\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
2011-10-23 18:56:27 +08:00
|
|
|
r = radeon_ring_lock(rdev, ringA, 64);
|
2011-09-27 18:31:00 +08:00
|
|
|
if (r) {
|
2011-10-23 18:56:27 +08:00
|
|
|
DRM_ERROR("Failed to lock ring A %d\n", ridxA);
|
2011-09-27 18:31:00 +08:00
|
|
|
goto out_cleanup;
|
|
|
|
}
|
2011-10-23 18:56:27 +08:00
|
|
|
radeon_semaphore_emit_wait(rdev, ridxA, semaphore);
|
2011-11-17 22:22:44 +08:00
|
|
|
radeon_fence_emit(rdev, fence1);
|
|
|
|
radeon_semaphore_emit_wait(rdev, ridxA, semaphore);
|
|
|
|
radeon_fence_emit(rdev, fence2);
|
2011-10-23 18:56:27 +08:00
|
|
|
radeon_ring_unlock_commit(rdev, ringA);
|
2011-09-27 18:31:00 +08:00
|
|
|
|
|
|
|
mdelay(1000);
|
|
|
|
|
2011-11-17 22:22:44 +08:00
|
|
|
if (radeon_fence_signaled(fence1)) {
|
|
|
|
DRM_ERROR("Fence 1 signaled without waiting for semaphore.\n");
|
2011-09-27 18:31:00 +08:00
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
2011-10-23 18:56:27 +08:00
|
|
|
r = radeon_ring_lock(rdev, ringB, 64);
|
2011-09-27 18:31:00 +08:00
|
|
|
if (r) {
|
2011-10-23 18:56:27 +08:00
|
|
|
DRM_ERROR("Failed to lock ring B %p\n", ringB);
|
2011-09-27 18:31:00 +08:00
|
|
|
goto out_cleanup;
|
|
|
|
}
|
2011-10-23 18:56:27 +08:00
|
|
|
radeon_semaphore_emit_signal(rdev, ridxB, semaphore);
|
|
|
|
radeon_ring_unlock_commit(rdev, ringB);
|
2011-09-27 18:31:00 +08:00
|
|
|
|
2011-11-17 22:22:44 +08:00
|
|
|
r = radeon_fence_wait(fence1, false);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to wait for sync fence 1\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
mdelay(1000);
|
|
|
|
|
|
|
|
if (radeon_fence_signaled(fence2)) {
|
|
|
|
DRM_ERROR("Fence 2 signaled without waiting for semaphore.\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = radeon_ring_lock(rdev, ringB, 64);
|
2011-09-27 18:31:00 +08:00
|
|
|
if (r) {
|
2011-11-17 22:22:44 +08:00
|
|
|
DRM_ERROR("Failed to lock ring B %p\n", ringB);
|
2011-09-27 18:31:00 +08:00
|
|
|
goto out_cleanup;
|
|
|
|
}
|
2011-11-17 22:22:44 +08:00
|
|
|
radeon_semaphore_emit_signal(rdev, ridxB, semaphore);
|
|
|
|
radeon_ring_unlock_commit(rdev, ringB);
|
2011-09-27 18:31:00 +08:00
|
|
|
|
2011-11-17 22:22:44 +08:00
|
|
|
r = radeon_fence_wait(fence2, false);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to wait for sync fence 1\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
2011-09-27 18:31:00 +08:00
|
|
|
|
|
|
|
out_cleanup:
|
|
|
|
if (semaphore)
|
2012-05-09 21:34:57 +08:00
|
|
|
radeon_semaphore_free(rdev, semaphore, NULL);
|
2011-09-27 18:31:00 +08:00
|
|
|
|
2011-11-17 22:22:44 +08:00
|
|
|
if (fence1)
|
|
|
|
radeon_fence_unref(&fence1);
|
|
|
|
|
|
|
|
if (fence2)
|
|
|
|
radeon_fence_unref(&fence2);
|
|
|
|
|
|
|
|
if (r)
|
|
|
|
printk(KERN_WARNING "Error while testing ring sync (%d).\n", r);
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeon_test_ring_sync2(struct radeon_device *rdev,
|
|
|
|
struct radeon_ring *ringA,
|
|
|
|
struct radeon_ring *ringB,
|
|
|
|
struct radeon_ring *ringC)
|
|
|
|
{
|
|
|
|
struct radeon_fence *fenceA = NULL, *fenceB = NULL;
|
|
|
|
struct radeon_semaphore *semaphore = NULL;
|
|
|
|
int ridxA = radeon_ring_index(rdev, ringA);
|
|
|
|
int ridxB = radeon_ring_index(rdev, ringB);
|
|
|
|
int ridxC = radeon_ring_index(rdev, ringC);
|
|
|
|
bool sigA, sigB;
|
|
|
|
int i, r;
|
|
|
|
|
|
|
|
r = radeon_fence_create(rdev, &fenceA, ridxA);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create sync fence 1\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
r = radeon_fence_create(rdev, &fenceB, ridxB);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create sync fence 2\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = radeon_semaphore_create(rdev, &semaphore);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to create semaphore\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = radeon_ring_lock(rdev, ringA, 64);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to lock ring A %d\n", ridxA);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
radeon_semaphore_emit_wait(rdev, ridxA, semaphore);
|
|
|
|
radeon_fence_emit(rdev, fenceA);
|
|
|
|
radeon_ring_unlock_commit(rdev, ringA);
|
|
|
|
|
|
|
|
r = radeon_ring_lock(rdev, ringB, 64);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to lock ring B %d\n", ridxB);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
radeon_semaphore_emit_wait(rdev, ridxB, semaphore);
|
|
|
|
radeon_fence_emit(rdev, fenceB);
|
|
|
|
radeon_ring_unlock_commit(rdev, ringB);
|
|
|
|
|
|
|
|
mdelay(1000);
|
|
|
|
|
|
|
|
if (radeon_fence_signaled(fenceA)) {
|
|
|
|
DRM_ERROR("Fence A signaled without waiting for semaphore.\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
if (radeon_fence_signaled(fenceB)) {
|
|
|
|
DRM_ERROR("Fence A signaled without waiting for semaphore.\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = radeon_ring_lock(rdev, ringC, 64);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to lock ring B %p\n", ringC);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
radeon_semaphore_emit_signal(rdev, ridxC, semaphore);
|
|
|
|
radeon_ring_unlock_commit(rdev, ringC);
|
|
|
|
|
|
|
|
for (i = 0; i < 30; ++i) {
|
|
|
|
mdelay(100);
|
|
|
|
sigA = radeon_fence_signaled(fenceA);
|
|
|
|
sigB = radeon_fence_signaled(fenceB);
|
|
|
|
if (sigA || sigB)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!sigA && !sigB) {
|
|
|
|
DRM_ERROR("Neither fence A nor B has been signaled\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
} else if (sigA && sigB) {
|
|
|
|
DRM_ERROR("Both fence A and B has been signaled\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
DRM_INFO("Fence %c was first signaled\n", sigA ? 'A' : 'B');
|
|
|
|
|
|
|
|
r = radeon_ring_lock(rdev, ringC, 64);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to lock ring B %p\n", ringC);
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
radeon_semaphore_emit_signal(rdev, ridxC, semaphore);
|
|
|
|
radeon_ring_unlock_commit(rdev, ringC);
|
|
|
|
|
|
|
|
mdelay(1000);
|
|
|
|
|
|
|
|
r = radeon_fence_wait(fenceA, false);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to wait for sync fence A\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
r = radeon_fence_wait(fenceB, false);
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("Failed to wait for sync fence B\n");
|
|
|
|
goto out_cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
out_cleanup:
|
|
|
|
if (semaphore)
|
2012-05-09 21:34:57 +08:00
|
|
|
radeon_semaphore_free(rdev, semaphore, NULL);
|
2011-11-17 22:22:44 +08:00
|
|
|
|
|
|
|
if (fenceA)
|
|
|
|
radeon_fence_unref(&fenceA);
|
|
|
|
|
|
|
|
if (fenceB)
|
|
|
|
radeon_fence_unref(&fenceB);
|
2011-09-27 18:31:00 +08:00
|
|
|
|
|
|
|
if (r)
|
|
|
|
printk(KERN_WARNING "Error while testing ring sync (%d).\n", r);
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeon_test_syncing(struct radeon_device *rdev)
|
|
|
|
{
|
2011-11-17 22:22:44 +08:00
|
|
|
int i, j, k;
|
2011-09-27 18:31:00 +08:00
|
|
|
|
|
|
|
for (i = 1; i < RADEON_NUM_RINGS; ++i) {
|
2011-10-23 18:56:27 +08:00
|
|
|
struct radeon_ring *ringA = &rdev->ring[i];
|
|
|
|
if (!ringA->ready)
|
2011-09-27 18:31:00 +08:00
|
|
|
continue;
|
|
|
|
|
|
|
|
for (j = 0; j < i; ++j) {
|
2011-10-23 18:56:27 +08:00
|
|
|
struct radeon_ring *ringB = &rdev->ring[j];
|
|
|
|
if (!ringB->ready)
|
2011-09-27 18:31:00 +08:00
|
|
|
continue;
|
|
|
|
|
2011-11-17 22:22:44 +08:00
|
|
|
DRM_INFO("Testing syncing between rings %d and %d...\n", i, j);
|
2011-10-23 18:56:27 +08:00
|
|
|
radeon_test_ring_sync(rdev, ringA, ringB);
|
2011-09-27 18:31:00 +08:00
|
|
|
|
2011-11-17 22:22:44 +08:00
|
|
|
DRM_INFO("Testing syncing between rings %d and %d...\n", j, i);
|
2011-10-23 18:56:27 +08:00
|
|
|
radeon_test_ring_sync(rdev, ringB, ringA);
|
2011-11-17 22:22:44 +08:00
|
|
|
|
|
|
|
for (k = 0; k < j; ++k) {
|
|
|
|
struct radeon_ring *ringC = &rdev->ring[k];
|
2012-01-05 18:02:42 +08:00
|
|
|
if (!ringC->ready)
|
|
|
|
continue;
|
2011-11-17 22:22:44 +08:00
|
|
|
|
|
|
|
DRM_INFO("Testing syncing between rings %d, %d and %d...\n", i, j, k);
|
|
|
|
radeon_test_ring_sync2(rdev, ringA, ringB, ringC);
|
|
|
|
|
|
|
|
DRM_INFO("Testing syncing between rings %d, %d and %d...\n", i, k, j);
|
|
|
|
radeon_test_ring_sync2(rdev, ringA, ringC, ringB);
|
|
|
|
|
|
|
|
DRM_INFO("Testing syncing between rings %d, %d and %d...\n", j, i, k);
|
|
|
|
radeon_test_ring_sync2(rdev, ringB, ringA, ringC);
|
|
|
|
|
|
|
|
DRM_INFO("Testing syncing between rings %d, %d and %d...\n", j, k, i);
|
|
|
|
radeon_test_ring_sync2(rdev, ringB, ringC, ringA);
|
|
|
|
|
|
|
|
DRM_INFO("Testing syncing between rings %d, %d and %d...\n", k, i, j);
|
|
|
|
radeon_test_ring_sync2(rdev, ringC, ringA, ringB);
|
|
|
|
|
|
|
|
DRM_INFO("Testing syncing between rings %d, %d and %d...\n", k, j, i);
|
|
|
|
radeon_test_ring_sync2(rdev, ringC, ringB, ringA);
|
|
|
|
}
|
2011-09-27 18:31:00 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|