2005-04-17 06:20:36 +08:00
|
|
|
/* linux/drivers/char/watchdog/s3c2410_wdt.c
|
|
|
|
*
|
|
|
|
* Copyright (c) 2004 Simtec Electronics
|
|
|
|
* Ben Dooks <ben@simtec.co.uk>
|
|
|
|
*
|
|
|
|
* S3C2410 Watchdog Timer Support
|
|
|
|
*
|
|
|
|
* Based on, softdog.c by Alan Cox,
|
2008-10-27 23:17:56 +08:00
|
|
|
* (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
2012-02-16 07:06:19 +08:00
|
|
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/moduleparam.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/timer.h>
|
|
|
|
#include <linux/watchdog.h>
|
2005-10-30 02:07:23 +08:00
|
|
|
#include <linux/platform_device.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/interrupt.h>
|
2006-01-08 00:15:52 +08:00
|
|
|
#include <linux/clk.h>
|
2008-08-05 00:54:46 +08:00
|
|
|
#include <linux/uaccess.h>
|
|
|
|
#include <linux/io.h>
|
2009-10-30 08:30:25 +08:00
|
|
|
#include <linux/cpufreq.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2011-09-26 21:40:14 +08:00
|
|
|
#include <linux/err.h>
|
2012-05-03 13:24:17 +08:00
|
|
|
#include <linux/of.h>
|
2013-12-06 13:47:47 +08:00
|
|
|
#include <linux/mfd/syscon.h>
|
|
|
|
#include <linux/regmap.h>
|
2014-08-20 08:45:36 +08:00
|
|
|
#include <linux/delay.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-06-17 22:45:24 +08:00
|
|
|
#define S3C2410_WTCON 0x00
|
|
|
|
#define S3C2410_WTDAT 0x04
|
|
|
|
#define S3C2410_WTCNT 0x08
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-06-17 22:45:24 +08:00
|
|
|
#define S3C2410_WTCON_RSTEN (1 << 0)
|
|
|
|
#define S3C2410_WTCON_INTEN (1 << 2)
|
|
|
|
#define S3C2410_WTCON_ENABLE (1 << 5)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-06-17 22:45:24 +08:00
|
|
|
#define S3C2410_WTCON_DIV16 (0 << 3)
|
|
|
|
#define S3C2410_WTCON_DIV32 (1 << 3)
|
|
|
|
#define S3C2410_WTCON_DIV64 (2 << 3)
|
|
|
|
#define S3C2410_WTCON_DIV128 (3 << 3)
|
|
|
|
|
|
|
|
#define S3C2410_WTCON_PRESCALE(x) ((x) << 8)
|
|
|
|
#define S3C2410_WTCON_PRESCALE_MASK (0xff << 8)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
#define CONFIG_S3C2410_WATCHDOG_ATBOOT (0)
|
|
|
|
#define CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME (15)
|
|
|
|
|
2013-12-07 05:08:07 +08:00
|
|
|
#define EXYNOS5_RST_STAT_REG_OFFSET 0x0404
|
2013-12-06 13:47:47 +08:00
|
|
|
#define EXYNOS5_WDT_DISABLE_REG_OFFSET 0x0408
|
|
|
|
#define EXYNOS5_WDT_MASK_RESET_REG_OFFSET 0x040c
|
|
|
|
#define QUIRK_HAS_PMU_CONFIG (1 << 0)
|
2013-12-07 05:08:07 +08:00
|
|
|
#define QUIRK_HAS_RST_STAT (1 << 1)
|
|
|
|
|
|
|
|
/* These quirks require that we have a PMU register map */
|
|
|
|
#define QUIRKS_HAVE_PMUREG (QUIRK_HAS_PMU_CONFIG | \
|
|
|
|
QUIRK_HAS_RST_STAT)
|
2013-12-06 13:47:47 +08:00
|
|
|
|
2012-03-05 23:51:11 +08:00
|
|
|
static bool nowayout = WATCHDOG_NOWAYOUT;
|
2013-02-14 16:14:25 +08:00
|
|
|
static int tmr_margin;
|
2005-04-17 06:20:36 +08:00
|
|
|
static int tmr_atboot = CONFIG_S3C2410_WATCHDOG_ATBOOT;
|
2008-08-05 00:54:46 +08:00
|
|
|
static int soft_noboot;
|
|
|
|
static int debug;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
module_param(tmr_margin, int, 0);
|
|
|
|
module_param(tmr_atboot, int, 0);
|
2012-03-05 23:51:11 +08:00
|
|
|
module_param(nowayout, bool, 0);
|
2005-04-17 06:20:36 +08:00
|
|
|
module_param(soft_noboot, int, 0);
|
|
|
|
module_param(debug, int, 0);
|
|
|
|
|
2010-05-02 00:46:15 +08:00
|
|
|
MODULE_PARM_DESC(tmr_margin, "Watchdog tmr_margin in seconds. (default="
|
2008-08-05 00:54:46 +08:00
|
|
|
__MODULE_STRING(CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME) ")");
|
|
|
|
MODULE_PARM_DESC(tmr_atboot,
|
|
|
|
"Watchdog is started at boot time if set to 1, default="
|
|
|
|
__MODULE_STRING(CONFIG_S3C2410_WATCHDOG_ATBOOT));
|
|
|
|
MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
|
|
|
|
__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
|
2009-04-15 04:20:07 +08:00
|
|
|
MODULE_PARM_DESC(soft_noboot, "Watchdog action, set to 1 to ignore reboots, "
|
2010-05-02 00:46:15 +08:00
|
|
|
"0 to reboot (default 0)");
|
|
|
|
MODULE_PARM_DESC(debug, "Watchdog debug, set to >1 for debug (default 0)");
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
/**
|
|
|
|
* struct s3c2410_wdt_variant - Per-variant config data
|
|
|
|
*
|
|
|
|
* @disable_reg: Offset in pmureg for the register that disables the watchdog
|
|
|
|
* timer reset functionality.
|
|
|
|
* @mask_reset_reg: Offset in pmureg for the register that masks the watchdog
|
|
|
|
* timer reset functionality.
|
|
|
|
* @mask_bit: Bit number for the watchdog timer in the disable register and the
|
|
|
|
* mask reset register.
|
2013-12-07 05:08:07 +08:00
|
|
|
* @rst_stat_reg: Offset in pmureg for the register that has the reset status.
|
|
|
|
* @rst_stat_bit: Bit number in the rst_stat register indicating a watchdog
|
|
|
|
* reset.
|
2013-12-06 13:47:47 +08:00
|
|
|
* @quirks: A bitfield of quirks.
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct s3c2410_wdt_variant {
|
|
|
|
int disable_reg;
|
|
|
|
int mask_reset_reg;
|
|
|
|
int mask_bit;
|
2013-12-07 05:08:07 +08:00
|
|
|
int rst_stat_reg;
|
|
|
|
int rst_stat_bit;
|
2013-12-06 13:47:47 +08:00
|
|
|
u32 quirks;
|
|
|
|
};
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt {
|
|
|
|
struct device *dev;
|
|
|
|
struct clk *clock;
|
|
|
|
void __iomem *reg_base;
|
|
|
|
unsigned int count;
|
|
|
|
spinlock_t lock;
|
|
|
|
unsigned long wtcon_save;
|
|
|
|
unsigned long wtdat_save;
|
|
|
|
struct watchdog_device wdt_device;
|
|
|
|
struct notifier_block freq_transition;
|
2013-12-06 13:47:47 +08:00
|
|
|
struct s3c2410_wdt_variant *drv_data;
|
|
|
|
struct regmap *pmureg;
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct s3c2410_wdt_variant drv_data_s3c2410 = {
|
|
|
|
.quirks = 0
|
|
|
|
};
|
|
|
|
|
|
|
|
#ifdef CONFIG_OF
|
|
|
|
static const struct s3c2410_wdt_variant drv_data_exynos5250 = {
|
|
|
|
.disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
|
|
|
|
.mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
|
|
|
|
.mask_bit = 20,
|
2013-12-07 05:08:07 +08:00
|
|
|
.rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
|
|
|
|
.rst_stat_bit = 20,
|
|
|
|
.quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
|
2013-12-06 13:47:47 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct s3c2410_wdt_variant drv_data_exynos5420 = {
|
|
|
|
.disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
|
|
|
|
.mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
|
|
|
|
.mask_bit = 0,
|
2013-12-07 05:08:07 +08:00
|
|
|
.rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
|
|
|
|
.rst_stat_bit = 9,
|
|
|
|
.quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
|
2013-12-06 13:47:47 +08:00
|
|
|
};
|
|
|
|
|
2014-08-27 17:47:11 +08:00
|
|
|
static const struct s3c2410_wdt_variant drv_data_exynos7 = {
|
|
|
|
.disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
|
|
|
|
.mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
|
2014-10-18 00:12:53 +08:00
|
|
|
.mask_bit = 23,
|
2014-08-27 17:47:11 +08:00
|
|
|
.rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
|
|
|
|
.rst_stat_bit = 23, /* A57 WDTRESET */
|
|
|
|
.quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
|
|
|
|
};
|
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
static const struct of_device_id s3c2410_wdt_match[] = {
|
|
|
|
{ .compatible = "samsung,s3c2410-wdt",
|
|
|
|
.data = &drv_data_s3c2410 },
|
|
|
|
{ .compatible = "samsung,exynos5250-wdt",
|
|
|
|
.data = &drv_data_exynos5250 },
|
|
|
|
{ .compatible = "samsung,exynos5420-wdt",
|
|
|
|
.data = &drv_data_exynos5420 },
|
2014-08-27 17:47:11 +08:00
|
|
|
{ .compatible = "samsung,exynos7-wdt",
|
|
|
|
.data = &drv_data_exynos7 },
|
2013-12-06 13:47:47 +08:00
|
|
|
{},
|
2013-08-27 18:06:03 +08:00
|
|
|
};
|
2013-12-06 13:47:47 +08:00
|
|
|
MODULE_DEVICE_TABLE(of, s3c2410_wdt_match);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static const struct platform_device_id s3c2410_wdt_ids[] = {
|
|
|
|
{
|
|
|
|
.name = "s3c2410-wdt",
|
|
|
|
.driver_data = (unsigned long)&drv_data_s3c2410,
|
|
|
|
},
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(platform, s3c2410_wdt_ids);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* watchdog control routines */
|
|
|
|
|
2012-02-16 07:06:19 +08:00
|
|
|
#define DBG(fmt, ...) \
|
|
|
|
do { \
|
|
|
|
if (debug) \
|
|
|
|
pr_info(fmt, ##__VA_ARGS__); \
|
|
|
|
} while (0)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* functions */
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
static inline struct s3c2410_wdt *freq_to_wdt(struct notifier_block *nb)
|
|
|
|
{
|
|
|
|
return container_of(nb, struct s3c2410_wdt, freq_transition);
|
|
|
|
}
|
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
static int s3c2410wdt_mask_and_disable_reset(struct s3c2410_wdt *wdt, bool mask)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
u32 mask_val = 1 << wdt->drv_data->mask_bit;
|
|
|
|
u32 val = 0;
|
|
|
|
|
|
|
|
/* No need to do anything if no PMU CONFIG needed */
|
|
|
|
if (!(wdt->drv_data->quirks & QUIRK_HAS_PMU_CONFIG))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (mask)
|
|
|
|
val = mask_val;
|
|
|
|
|
|
|
|
ret = regmap_update_bits(wdt->pmureg,
|
|
|
|
wdt->drv_data->disable_reg,
|
|
|
|
mask_val, val);
|
|
|
|
if (ret < 0)
|
|
|
|
goto error;
|
|
|
|
|
|
|
|
ret = regmap_update_bits(wdt->pmureg,
|
|
|
|
wdt->drv_data->mask_reset_reg,
|
|
|
|
mask_val, val);
|
|
|
|
error:
|
|
|
|
if (ret < 0)
|
|
|
|
dev_err(wdt->dev, "failed to update reg(%d)\n", ret);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-09-26 21:40:14 +08:00
|
|
|
static int s3c2410wdt_keepalive(struct watchdog_device *wdd)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
|
|
|
|
|
|
|
|
spin_lock(&wdt->lock);
|
|
|
|
writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
|
|
|
|
spin_unlock(&wdt->lock);
|
2011-09-26 21:40:14 +08:00
|
|
|
|
|
|
|
return 0;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
static void __s3c2410wdt_stop(struct s3c2410_wdt *wdt)
|
2008-08-05 00:54:46 +08:00
|
|
|
{
|
|
|
|
unsigned long wtcon;
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
wtcon = readl(wdt->reg_base + S3C2410_WTCON);
|
2008-08-05 00:54:46 +08:00
|
|
|
wtcon &= ~(S3C2410_WTCON_ENABLE | S3C2410_WTCON_RSTEN);
|
2013-08-27 18:06:03 +08:00
|
|
|
writel(wtcon, wdt->reg_base + S3C2410_WTCON);
|
2008-08-05 00:54:46 +08:00
|
|
|
}
|
|
|
|
|
2011-09-26 21:40:14 +08:00
|
|
|
static int s3c2410wdt_stop(struct watchdog_device *wdd)
|
2008-08-05 00:54:46 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
|
|
|
|
|
|
|
|
spin_lock(&wdt->lock);
|
|
|
|
__s3c2410wdt_stop(wdt);
|
|
|
|
spin_unlock(&wdt->lock);
|
2011-09-26 21:40:14 +08:00
|
|
|
|
|
|
|
return 0;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2011-09-26 21:40:14 +08:00
|
|
|
static int s3c2410wdt_start(struct watchdog_device *wdd)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
unsigned long wtcon;
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
spin_lock(&wdt->lock);
|
2008-08-05 00:54:46 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
__s3c2410wdt_stop(wdt);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
wtcon = readl(wdt->reg_base + S3C2410_WTCON);
|
2005-04-17 06:20:36 +08:00
|
|
|
wtcon |= S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128;
|
|
|
|
|
|
|
|
if (soft_noboot) {
|
|
|
|
wtcon |= S3C2410_WTCON_INTEN;
|
|
|
|
wtcon &= ~S3C2410_WTCON_RSTEN;
|
|
|
|
} else {
|
|
|
|
wtcon &= ~S3C2410_WTCON_INTEN;
|
|
|
|
wtcon |= S3C2410_WTCON_RSTEN;
|
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
DBG("%s: count=0x%08x, wtcon=%08lx\n",
|
|
|
|
__func__, wdt->count, wtcon);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
writel(wdt->count, wdt->reg_base + S3C2410_WTDAT);
|
|
|
|
writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
|
|
|
|
writel(wtcon, wdt->reg_base + S3C2410_WTCON);
|
|
|
|
spin_unlock(&wdt->lock);
|
2011-09-26 21:40:14 +08:00
|
|
|
|
|
|
|
return 0;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
static inline int s3c2410wdt_is_running(struct s3c2410_wdt *wdt)
|
2009-10-30 08:30:25 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
return readl(wdt->reg_base + S3C2410_WTCON) & S3C2410_WTCON_ENABLE;
|
2009-10-30 08:30:25 +08:00
|
|
|
}
|
|
|
|
|
2011-09-26 21:40:14 +08:00
|
|
|
static int s3c2410wdt_set_heartbeat(struct watchdog_device *wdd, unsigned timeout)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
|
|
|
|
unsigned long freq = clk_get_rate(wdt->clock);
|
2005-04-17 06:20:36 +08:00
|
|
|
unsigned int count;
|
|
|
|
unsigned int divisor = 1;
|
|
|
|
unsigned long wtcon;
|
|
|
|
|
|
|
|
if (timeout < 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
watchdog: s3c2410_wdt: Handle rounding a little better for timeout
The existing watchdog timeout worked OK but didn't deal with
rounding in an ideal way when dividing out all of its clocks.
Specifically if you had a timeout of 32 seconds and an input clock of
66666666, you'd end up setting a timeout of 31.9998 seconds and
reporting a timeout of 31 seconds.
Specifically DBG printouts showed:
s3c2410wdt_set_heartbeat: count=16666656, timeout=32, freq=520833
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666656 (0000ff4f)
and the final timeout reported to the user was:
((count / divisor) * divisor) / freq
(0xff4f * 255) / 520833 = 31 (truncated from 31.9998)
the technically "correct" value is:
(0xff4f * 255) / (66666666.0 / 128) = 31.9998
By using "DIV_ROUND_UP" we can be a little more correct.
s3c2410wdt_set_heartbeat: count=16666688, timeout=32, freq=520834
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666688 (0000ff50)
and the final timeout reported to the user:
(0xff50 * 255) / 520834 = 32
the technically "correct" value is:
(0xff50 * 255) / (66666666.0 / 128) = 32.0003
We'll use a DIV_ROUND_UP to solve this, generally erroring on the side
of reporting shorter values to the user and setting the watchdog to
slightly longer than requested:
* Round input frequency up to assume watchdog is counting faster.
* Round divisions by divisor up to give us extra time.
At the same time we can avoid a for loop by just doing the right math.
Signed-off-by: Doug Anderson <dianders@chromium.org>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2013-11-27 08:57:19 +08:00
|
|
|
freq = DIV_ROUND_UP(freq, 128);
|
2005-04-17 06:20:36 +08:00
|
|
|
count = timeout * freq;
|
|
|
|
|
2009-10-30 08:30:25 +08:00
|
|
|
DBG("%s: count=%d, timeout=%d, freq=%lu\n",
|
2008-03-06 10:24:58 +08:00
|
|
|
__func__, count, timeout, freq);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* if the count is bigger than the watchdog register,
|
|
|
|
then work out what we need to do (and if) we can
|
|
|
|
actually make this value
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (count >= 0x10000) {
|
watchdog: s3c2410_wdt: Handle rounding a little better for timeout
The existing watchdog timeout worked OK but didn't deal with
rounding in an ideal way when dividing out all of its clocks.
Specifically if you had a timeout of 32 seconds and an input clock of
66666666, you'd end up setting a timeout of 31.9998 seconds and
reporting a timeout of 31 seconds.
Specifically DBG printouts showed:
s3c2410wdt_set_heartbeat: count=16666656, timeout=32, freq=520833
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666656 (0000ff4f)
and the final timeout reported to the user was:
((count / divisor) * divisor) / freq
(0xff4f * 255) / 520833 = 31 (truncated from 31.9998)
the technically "correct" value is:
(0xff4f * 255) / (66666666.0 / 128) = 31.9998
By using "DIV_ROUND_UP" we can be a little more correct.
s3c2410wdt_set_heartbeat: count=16666688, timeout=32, freq=520834
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666688 (0000ff50)
and the final timeout reported to the user:
(0xff50 * 255) / 520834 = 32
the technically "correct" value is:
(0xff50 * 255) / (66666666.0 / 128) = 32.0003
We'll use a DIV_ROUND_UP to solve this, generally erroring on the side
of reporting shorter values to the user and setting the watchdog to
slightly longer than requested:
* Round input frequency up to assume watchdog is counting faster.
* Round divisions by divisor up to give us extra time.
At the same time we can avoid a for loop by just doing the right math.
Signed-off-by: Doug Anderson <dianders@chromium.org>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2013-11-27 08:57:19 +08:00
|
|
|
divisor = DIV_ROUND_UP(count, 0xffff);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
watchdog: s3c2410_wdt: Handle rounding a little better for timeout
The existing watchdog timeout worked OK but didn't deal with
rounding in an ideal way when dividing out all of its clocks.
Specifically if you had a timeout of 32 seconds and an input clock of
66666666, you'd end up setting a timeout of 31.9998 seconds and
reporting a timeout of 31 seconds.
Specifically DBG printouts showed:
s3c2410wdt_set_heartbeat: count=16666656, timeout=32, freq=520833
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666656 (0000ff4f)
and the final timeout reported to the user was:
((count / divisor) * divisor) / freq
(0xff4f * 255) / 520833 = 31 (truncated from 31.9998)
the technically "correct" value is:
(0xff4f * 255) / (66666666.0 / 128) = 31.9998
By using "DIV_ROUND_UP" we can be a little more correct.
s3c2410wdt_set_heartbeat: count=16666688, timeout=32, freq=520834
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666688 (0000ff50)
and the final timeout reported to the user:
(0xff50 * 255) / 520834 = 32
the technically "correct" value is:
(0xff50 * 255) / (66666666.0 / 128) = 32.0003
We'll use a DIV_ROUND_UP to solve this, generally erroring on the side
of reporting shorter values to the user and setting the watchdog to
slightly longer than requested:
* Round input frequency up to assume watchdog is counting faster.
* Round divisions by divisor up to give us extra time.
At the same time we can avoid a for loop by just doing the right math.
Signed-off-by: Doug Anderson <dianders@chromium.org>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2013-11-27 08:57:19 +08:00
|
|
|
if (divisor > 0x100) {
|
2013-08-27 18:06:03 +08:00
|
|
|
dev_err(wdt->dev, "timeout %d too big\n", timeout);
|
2005-04-17 06:20:36 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
DBG("%s: timeout=%d, divisor=%d, count=%d (%08x)\n",
|
watchdog: s3c2410_wdt: Handle rounding a little better for timeout
The existing watchdog timeout worked OK but didn't deal with
rounding in an ideal way when dividing out all of its clocks.
Specifically if you had a timeout of 32 seconds and an input clock of
66666666, you'd end up setting a timeout of 31.9998 seconds and
reporting a timeout of 31 seconds.
Specifically DBG printouts showed:
s3c2410wdt_set_heartbeat: count=16666656, timeout=32, freq=520833
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666656 (0000ff4f)
and the final timeout reported to the user was:
((count / divisor) * divisor) / freq
(0xff4f * 255) / 520833 = 31 (truncated from 31.9998)
the technically "correct" value is:
(0xff4f * 255) / (66666666.0 / 128) = 31.9998
By using "DIV_ROUND_UP" we can be a little more correct.
s3c2410wdt_set_heartbeat: count=16666688, timeout=32, freq=520834
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666688 (0000ff50)
and the final timeout reported to the user:
(0xff50 * 255) / 520834 = 32
the technically "correct" value is:
(0xff50 * 255) / (66666666.0 / 128) = 32.0003
We'll use a DIV_ROUND_UP to solve this, generally erroring on the side
of reporting shorter values to the user and setting the watchdog to
slightly longer than requested:
* Round input frequency up to assume watchdog is counting faster.
* Round divisions by divisor up to give us extra time.
At the same time we can avoid a for loop by just doing the right math.
Signed-off-by: Doug Anderson <dianders@chromium.org>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2013-11-27 08:57:19 +08:00
|
|
|
__func__, timeout, divisor, count, DIV_ROUND_UP(count, divisor));
|
2005-04-17 06:20:36 +08:00
|
|
|
|
watchdog: s3c2410_wdt: Handle rounding a little better for timeout
The existing watchdog timeout worked OK but didn't deal with
rounding in an ideal way when dividing out all of its clocks.
Specifically if you had a timeout of 32 seconds and an input clock of
66666666, you'd end up setting a timeout of 31.9998 seconds and
reporting a timeout of 31 seconds.
Specifically DBG printouts showed:
s3c2410wdt_set_heartbeat: count=16666656, timeout=32, freq=520833
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666656 (0000ff4f)
and the final timeout reported to the user was:
((count / divisor) * divisor) / freq
(0xff4f * 255) / 520833 = 31 (truncated from 31.9998)
the technically "correct" value is:
(0xff4f * 255) / (66666666.0 / 128) = 31.9998
By using "DIV_ROUND_UP" we can be a little more correct.
s3c2410wdt_set_heartbeat: count=16666688, timeout=32, freq=520834
s3c2410wdt_set_heartbeat: timeout=32, divisor=255, count=16666688 (0000ff50)
and the final timeout reported to the user:
(0xff50 * 255) / 520834 = 32
the technically "correct" value is:
(0xff50 * 255) / (66666666.0 / 128) = 32.0003
We'll use a DIV_ROUND_UP to solve this, generally erroring on the side
of reporting shorter values to the user and setting the watchdog to
slightly longer than requested:
* Round input frequency up to assume watchdog is counting faster.
* Round divisions by divisor up to give us extra time.
At the same time we can avoid a for loop by just doing the right math.
Signed-off-by: Doug Anderson <dianders@chromium.org>
Reviewed-by: Guenter Roeck <linux@roeck-us.net>
Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
2013-11-27 08:57:19 +08:00
|
|
|
count = DIV_ROUND_UP(count, divisor);
|
2013-08-27 18:06:03 +08:00
|
|
|
wdt->count = count;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* update the pre-scaler */
|
2013-08-27 18:06:03 +08:00
|
|
|
wtcon = readl(wdt->reg_base + S3C2410_WTCON);
|
2005-04-17 06:20:36 +08:00
|
|
|
wtcon &= ~S3C2410_WTCON_PRESCALE_MASK;
|
|
|
|
wtcon |= S3C2410_WTCON_PRESCALE(divisor-1);
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
writel(count, wdt->reg_base + S3C2410_WTDAT);
|
|
|
|
writel(wtcon, wdt->reg_base + S3C2410_WTCON);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2012-05-11 18:00:27 +08:00
|
|
|
wdd->timeout = (count * divisor) / freq;
|
2012-03-01 03:20:58 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-11-17 01:28:10 +08:00
|
|
|
static int s3c2410wdt_restart(struct watchdog_device *wdd)
|
|
|
|
{
|
|
|
|
struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
|
|
|
|
void __iomem *wdt_base = wdt->reg_base;
|
|
|
|
|
|
|
|
/* disable watchdog, to be safe */
|
|
|
|
writel(0, wdt_base + S3C2410_WTCON);
|
|
|
|
|
|
|
|
/* put initial values into count and data */
|
|
|
|
writel(0x80, wdt_base + S3C2410_WTCNT);
|
|
|
|
writel(0x80, wdt_base + S3C2410_WTDAT);
|
|
|
|
|
|
|
|
/* set the watchdog to go and reset... */
|
|
|
|
writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV16 |
|
|
|
|
S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x20),
|
|
|
|
wdt_base + S3C2410_WTCON);
|
|
|
|
|
|
|
|
/* wait for reset to assert... */
|
|
|
|
mdelay(500);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-04-15 04:20:07 +08:00
|
|
|
#define OPTIONS (WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2008-08-05 00:54:46 +08:00
|
|
|
static const struct watchdog_info s3c2410_wdt_ident = {
|
2005-04-17 06:20:36 +08:00
|
|
|
.options = OPTIONS,
|
|
|
|
.firmware_version = 0,
|
|
|
|
.identity = "S3C2410 Watchdog",
|
|
|
|
};
|
|
|
|
|
2011-09-26 21:40:14 +08:00
|
|
|
static struct watchdog_ops s3c2410wdt_ops = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.start = s3c2410wdt_start,
|
|
|
|
.stop = s3c2410wdt_stop,
|
|
|
|
.ping = s3c2410wdt_keepalive,
|
|
|
|
.set_timeout = s3c2410wdt_set_heartbeat,
|
2015-11-17 01:28:10 +08:00
|
|
|
.restart = s3c2410wdt_restart,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
2011-09-26 21:40:14 +08:00
|
|
|
static struct watchdog_device s3c2410_wdd = {
|
|
|
|
.info = &s3c2410_wdt_ident,
|
|
|
|
.ops = &s3c2410wdt_ops,
|
2013-02-14 16:14:25 +08:00
|
|
|
.timeout = CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* interrupt handler code */
|
|
|
|
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 21:55:46 +08:00
|
|
|
static irqreturn_t s3c2410wdt_irq(int irqno, void *param)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = platform_get_drvdata(param);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
dev_info(wdt->dev, "watchdog timer expired (irq)\n");
|
|
|
|
|
|
|
|
s3c2410wdt_keepalive(&wdt->wdt_device);
|
2005-04-17 06:20:36 +08:00
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
2009-10-30 08:30:25 +08:00
|
|
|
|
2013-11-26 07:36:43 +08:00
|
|
|
#ifdef CONFIG_ARM_S3C24XX_CPUFREQ
|
2009-10-30 08:30:25 +08:00
|
|
|
|
|
|
|
static int s3c2410wdt_cpufreq_transition(struct notifier_block *nb,
|
|
|
|
unsigned long val, void *data)
|
|
|
|
{
|
|
|
|
int ret;
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = freq_to_wdt(nb);
|
2009-10-30 08:30:25 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
if (!s3c2410wdt_is_running(wdt))
|
2009-10-30 08:30:25 +08:00
|
|
|
goto done;
|
|
|
|
|
|
|
|
if (val == CPUFREQ_PRECHANGE) {
|
|
|
|
/* To ensure that over the change we don't cause the
|
|
|
|
* watchdog to trigger, we perform an keep-alive if
|
|
|
|
* the watchdog is running.
|
|
|
|
*/
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_keepalive(&wdt->wdt_device);
|
2009-10-30 08:30:25 +08:00
|
|
|
} else if (val == CPUFREQ_POSTCHANGE) {
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_stop(&wdt->wdt_device);
|
2009-10-30 08:30:25 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
|
|
|
|
wdt->wdt_device.timeout);
|
2009-10-30 08:30:25 +08:00
|
|
|
|
|
|
|
if (ret >= 0)
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_start(&wdt->wdt_device);
|
2009-10-30 08:30:25 +08:00
|
|
|
else
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
done:
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err:
|
2013-08-27 18:06:03 +08:00
|
|
|
dev_err(wdt->dev, "cannot set new value for timeout %d\n",
|
|
|
|
wdt->wdt_device.timeout);
|
2009-10-30 08:30:25 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
|
2009-10-30 08:30:25 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
|
|
|
|
|
|
|
|
return cpufreq_register_notifier(&wdt->freq_transition,
|
2009-10-30 08:30:25 +08:00
|
|
|
CPUFREQ_TRANSITION_NOTIFIER);
|
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
|
2009-10-30 08:30:25 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
|
|
|
|
|
|
|
|
cpufreq_unregister_notifier(&wdt->freq_transition,
|
2009-10-30 08:30:25 +08:00
|
|
|
CPUFREQ_TRANSITION_NOTIFIER);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
2013-08-27 18:06:03 +08:00
|
|
|
|
|
|
|
static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
|
2009-10-30 08:30:25 +08:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
|
2009-10-30 08:30:25 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2013-12-07 05:08:07 +08:00
|
|
|
static inline unsigned int s3c2410wdt_get_bootstatus(struct s3c2410_wdt *wdt)
|
|
|
|
{
|
|
|
|
unsigned int rst_stat;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!(wdt->drv_data->quirks & QUIRK_HAS_RST_STAT))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
ret = regmap_read(wdt->pmureg, wdt->drv_data->rst_stat_reg, &rst_stat);
|
|
|
|
if (ret)
|
|
|
|
dev_warn(wdt->dev, "Couldn't get RST_STAT register\n");
|
|
|
|
else if (rst_stat & BIT(wdt->drv_data->rst_stat_bit))
|
|
|
|
return WDIOF_CARDRESET;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
/* s3c2410_get_wdt_driver_data */
|
|
|
|
static inline struct s3c2410_wdt_variant *
|
|
|
|
get_wdt_drv_data(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
if (pdev->dev.of_node) {
|
|
|
|
const struct of_device_id *match;
|
|
|
|
match = of_match_node(s3c2410_wdt_match, pdev->dev.of_node);
|
|
|
|
return (struct s3c2410_wdt_variant *)match->data;
|
|
|
|
} else {
|
|
|
|
return (struct s3c2410_wdt_variant *)
|
|
|
|
platform_get_device_id(pdev)->driver_data;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-11-20 02:21:41 +08:00
|
|
|
static int s3c2410wdt_probe(struct platform_device *pdev)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2007-06-14 19:08:55 +08:00
|
|
|
struct device *dev;
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt;
|
|
|
|
struct resource *wdt_mem;
|
|
|
|
struct resource *wdt_irq;
|
2007-06-14 19:08:54 +08:00
|
|
|
unsigned int wtcon;
|
2005-04-17 06:20:36 +08:00
|
|
|
int started = 0;
|
|
|
|
int ret;
|
|
|
|
|
2008-03-06 10:24:58 +08:00
|
|
|
DBG("%s: probe=%p\n", __func__, pdev);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2007-06-14 19:08:55 +08:00
|
|
|
dev = &pdev->dev;
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
|
|
|
|
if (!wdt)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
wdt->dev = &pdev->dev;
|
|
|
|
spin_lock_init(&wdt->lock);
|
|
|
|
wdt->wdt_device = s3c2410_wdd;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
wdt->drv_data = get_wdt_drv_data(pdev);
|
2013-12-07 05:08:07 +08:00
|
|
|
if (wdt->drv_data->quirks & QUIRKS_HAVE_PMUREG) {
|
2013-12-06 13:47:47 +08:00
|
|
|
wdt->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
|
|
|
|
"samsung,syscon-phandle");
|
|
|
|
if (IS_ERR(wdt->pmureg)) {
|
|
|
|
dev_err(dev, "syscon regmap lookup failed.\n");
|
|
|
|
return PTR_ERR(wdt->pmureg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-01-13 13:14:23 +08:00
|
|
|
wdt_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
|
|
|
|
if (wdt_irq == NULL) {
|
|
|
|
dev_err(dev, "no irq resource specified\n");
|
|
|
|
ret = -ENOENT;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* get the memory region for the watchdog timer */
|
2013-08-14 17:11:24 +08:00
|
|
|
wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
2013-08-27 18:06:03 +08:00
|
|
|
wdt->reg_base = devm_ioremap_resource(dev, wdt_mem);
|
|
|
|
if (IS_ERR(wdt->reg_base)) {
|
|
|
|
ret = PTR_ERR(wdt->reg_base);
|
2013-01-10 10:06:33 +08:00
|
|
|
goto err;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
DBG("probe: mapped reg_base=%p\n", wdt->reg_base);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
wdt->clock = devm_clk_get(dev, "watchdog");
|
|
|
|
if (IS_ERR(wdt->clock)) {
|
2007-06-14 19:08:55 +08:00
|
|
|
dev_err(dev, "failed to find watchdog clock source\n");
|
2013-08-27 18:06:03 +08:00
|
|
|
ret = PTR_ERR(wdt->clock);
|
2013-01-10 10:06:33 +08:00
|
|
|
goto err;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2014-03-04 17:34:35 +08:00
|
|
|
ret = clk_prepare_enable(wdt->clock);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "failed to enable clock\n");
|
|
|
|
return ret;
|
|
|
|
}
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
ret = s3c2410wdt_cpufreq_register(wdt);
|
2012-01-13 13:14:23 +08:00
|
|
|
if (ret < 0) {
|
2013-03-14 09:30:21 +08:00
|
|
|
dev_err(dev, "failed to register cpufreq\n");
|
2009-10-30 08:30:25 +08:00
|
|
|
goto err_clk;
|
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
watchdog_set_drvdata(&wdt->wdt_device, wdt);
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/* see if we can actually set the requested timer margin, and if
|
|
|
|
* not, try the default value */
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
watchdog_init_timeout(&wdt->wdt_device, tmr_margin, &pdev->dev);
|
|
|
|
ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
|
|
|
|
wdt->wdt_device.timeout);
|
|
|
|
if (ret) {
|
|
|
|
started = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
|
2008-08-05 00:54:46 +08:00
|
|
|
CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2008-08-05 00:54:46 +08:00
|
|
|
if (started == 0)
|
|
|
|
dev_info(dev,
|
|
|
|
"tmr_margin value out of range, default %d used\n",
|
2005-04-17 06:20:36 +08:00
|
|
|
CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
|
2008-08-05 00:54:46 +08:00
|
|
|
else
|
2009-04-15 04:20:07 +08:00
|
|
|
dev_info(dev, "default timer value is out of range, "
|
|
|
|
"cannot start\n");
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2013-01-10 10:06:33 +08:00
|
|
|
ret = devm_request_irq(dev, wdt_irq->start, s3c2410wdt_irq, 0,
|
|
|
|
pdev->name, pdev);
|
2012-01-13 13:14:23 +08:00
|
|
|
if (ret != 0) {
|
|
|
|
dev_err(dev, "failed to install irq (%d)\n", ret);
|
|
|
|
goto err_cpufreq;
|
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
watchdog_set_nowayout(&wdt->wdt_device, nowayout);
|
2015-11-17 01:28:10 +08:00
|
|
|
watchdog_set_restart_priority(&wdt->wdt_device, 128);
|
2011-11-29 23:24:16 +08:00
|
|
|
|
2013-12-07 05:08:07 +08:00
|
|
|
wdt->wdt_device.bootstatus = s3c2410wdt_get_bootstatus(wdt);
|
2015-08-20 16:35:01 +08:00
|
|
|
wdt->wdt_device.parent = &pdev->dev;
|
2013-12-07 05:08:07 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
ret = watchdog_register_device(&wdt->wdt_device);
|
2005-04-17 06:20:36 +08:00
|
|
|
if (ret) {
|
2011-09-26 21:40:14 +08:00
|
|
|
dev_err(dev, "cannot register watchdog (%d)\n", ret);
|
2013-01-10 10:06:33 +08:00
|
|
|
goto err_cpufreq;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
|
|
|
|
if (ret < 0)
|
|
|
|
goto err_unregister;
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
if (tmr_atboot && started == 0) {
|
2007-06-14 19:08:55 +08:00
|
|
|
dev_info(dev, "starting watchdog timer\n");
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_start(&wdt->wdt_device);
|
2006-04-20 06:02:56 +08:00
|
|
|
} else if (!tmr_atboot) {
|
|
|
|
/* if we're not enabling the watchdog, then ensure it is
|
|
|
|
* disabled if it has been left running from the bootloader
|
|
|
|
* or other source */
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_stop(&wdt->wdt_device);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
platform_set_drvdata(pdev, wdt);
|
|
|
|
|
2007-06-14 19:08:54 +08:00
|
|
|
/* print out a statement of readiness */
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
wtcon = readl(wdt->reg_base + S3C2410_WTCON);
|
2007-06-14 19:08:54 +08:00
|
|
|
|
2007-06-14 19:08:55 +08:00
|
|
|
dev_info(dev, "watchdog %sactive, reset %sabled, irq %sabled\n",
|
2007-06-14 19:08:54 +08:00
|
|
|
(wtcon & S3C2410_WTCON_ENABLE) ? "" : "in",
|
2011-11-16 16:46:13 +08:00
|
|
|
(wtcon & S3C2410_WTCON_RSTEN) ? "en" : "dis",
|
|
|
|
(wtcon & S3C2410_WTCON_INTEN) ? "en" : "dis");
|
2008-08-05 00:54:46 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
return 0;
|
2006-12-18 18:31:32 +08:00
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
err_unregister:
|
|
|
|
watchdog_unregister_device(&wdt->wdt_device);
|
|
|
|
|
2009-10-30 08:30:25 +08:00
|
|
|
err_cpufreq:
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_cpufreq_deregister(wdt);
|
2009-10-30 08:30:25 +08:00
|
|
|
|
2006-12-18 18:31:32 +08:00
|
|
|
err_clk:
|
2013-08-27 18:06:03 +08:00
|
|
|
clk_disable_unprepare(wdt->clock);
|
2006-12-18 18:31:32 +08:00
|
|
|
|
2012-01-13 13:14:23 +08:00
|
|
|
err:
|
2006-12-18 18:31:32 +08:00
|
|
|
return ret;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2012-11-20 02:26:24 +08:00
|
|
|
static int s3c2410wdt_remove(struct platform_device *dev)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2013-12-06 13:47:47 +08:00
|
|
|
int ret;
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
|
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
watchdog_unregister_device(&wdt->wdt_device);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_cpufreq_deregister(wdt);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
clk_disable_unprepare(wdt->clock);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-10 06:32:44 +08:00
|
|
|
static void s3c2410wdt_shutdown(struct platform_device *dev)
|
2005-08-17 15:04:52 +08:00
|
|
|
{
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
|
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
s3c2410wdt_mask_and_disable_reset(wdt, true);
|
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_stop(&wdt->wdt_device);
|
2005-08-17 15:04:52 +08:00
|
|
|
}
|
|
|
|
|
2013-03-14 09:31:21 +08:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
2005-08-17 15:03:23 +08:00
|
|
|
|
2013-03-14 09:31:21 +08:00
|
|
|
static int s3c2410wdt_suspend(struct device *dev)
|
2005-08-17 15:03:23 +08:00
|
|
|
{
|
2013-12-06 13:47:47 +08:00
|
|
|
int ret;
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
|
|
|
|
|
2005-10-29 00:52:56 +08:00
|
|
|
/* Save watchdog state, and turn it off. */
|
2013-08-27 18:06:03 +08:00
|
|
|
wdt->wtcon_save = readl(wdt->reg_base + S3C2410_WTCON);
|
|
|
|
wdt->wtdat_save = readl(wdt->reg_base + S3C2410_WTDAT);
|
2005-08-17 15:03:23 +08:00
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2005-10-29 00:52:56 +08:00
|
|
|
/* Note that WTCNT doesn't need to be saved. */
|
2013-08-27 18:06:03 +08:00
|
|
|
s3c2410wdt_stop(&wdt->wdt_device);
|
2005-08-17 15:03:23 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-03-14 09:31:21 +08:00
|
|
|
static int s3c2410wdt_resume(struct device *dev)
|
2005-08-17 15:03:23 +08:00
|
|
|
{
|
2013-12-06 13:47:47 +08:00
|
|
|
int ret;
|
2013-08-27 18:06:03 +08:00
|
|
|
struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
|
2005-08-17 15:03:23 +08:00
|
|
|
|
2013-08-27 18:06:03 +08:00
|
|
|
/* Restore watchdog state. */
|
|
|
|
writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTDAT);
|
|
|
|
writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTCNT);/* Reset count */
|
|
|
|
writel(wdt->wtcon_save, wdt->reg_base + S3C2410_WTCON);
|
2005-08-17 15:03:23 +08:00
|
|
|
|
2013-12-06 13:47:47 +08:00
|
|
|
ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2013-03-14 09:31:21 +08:00
|
|
|
dev_info(dev, "watchdog %sabled\n",
|
2013-08-27 18:06:03 +08:00
|
|
|
(wdt->wtcon_save & S3C2410_WTCON_ENABLE) ? "en" : "dis");
|
2005-08-17 15:03:23 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2013-03-14 09:31:21 +08:00
|
|
|
#endif
|
2005-08-17 15:03:23 +08:00
|
|
|
|
2013-03-14 09:31:21 +08:00
|
|
|
static SIMPLE_DEV_PM_OPS(s3c2410wdt_pm_ops, s3c2410wdt_suspend,
|
|
|
|
s3c2410wdt_resume);
|
2005-08-17 15:03:23 +08:00
|
|
|
|
2005-11-10 06:32:44 +08:00
|
|
|
static struct platform_driver s3c2410wdt_driver = {
|
2005-04-17 06:20:36 +08:00
|
|
|
.probe = s3c2410wdt_probe,
|
2012-11-20 02:21:12 +08:00
|
|
|
.remove = s3c2410wdt_remove,
|
2005-08-17 15:04:52 +08:00
|
|
|
.shutdown = s3c2410wdt_shutdown,
|
2013-12-06 13:47:47 +08:00
|
|
|
.id_table = s3c2410_wdt_ids,
|
2005-11-10 06:32:44 +08:00
|
|
|
.driver = {
|
|
|
|
.name = "s3c2410-wdt",
|
2013-03-14 09:31:21 +08:00
|
|
|
.pm = &s3c2410wdt_pm_ops,
|
2012-05-03 13:24:17 +08:00
|
|
|
.of_match_table = of_match_ptr(s3c2410_wdt_match),
|
2005-11-10 06:32:44 +08:00
|
|
|
},
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
2012-07-12 19:47:40 +08:00
|
|
|
module_platform_driver(s3c2410wdt_driver);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2005-08-17 15:03:23 +08:00
|
|
|
MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, "
|
|
|
|
"Dimitry Andric <dimitry.andric@tomtom.com>");
|
2005-04-17 06:20:36 +08:00
|
|
|
MODULE_DESCRIPTION("S3C2410 Watchdog Device Driver");
|
|
|
|
MODULE_LICENSE("GPL");
|