2012-03-31 21:26:57 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
interrupt-parent = <&icoll>;
|
|
|
|
|
2012-05-04 14:32:35 +08:00
|
|
|
aliases {
|
2013-07-23 04:57:01 +08:00
|
|
|
ethernet0 = &mac0;
|
|
|
|
ethernet1 = &mac1;
|
2012-05-04 14:32:35 +08:00
|
|
|
gpio0 = &gpio0;
|
|
|
|
gpio1 = &gpio1;
|
|
|
|
gpio2 = &gpio2;
|
|
|
|
gpio3 = &gpio3;
|
|
|
|
gpio4 = &gpio4;
|
2012-05-10 15:03:16 +08:00
|
|
|
saif0 = &saif0;
|
|
|
|
saif1 = &saif1;
|
2012-06-15 23:35:56 +08:00
|
|
|
serial0 = &auart0;
|
|
|
|
serial1 = &auart1;
|
|
|
|
serial2 = &auart2;
|
|
|
|
serial3 = &auart3;
|
|
|
|
serial4 = &auart4;
|
2013-07-23 04:57:01 +08:00
|
|
|
spi0 = &ssp1;
|
|
|
|
spi1 = &ssp2;
|
2012-05-04 14:32:35 +08:00
|
|
|
};
|
|
|
|
|
2012-03-31 21:26:57 +08:00
|
|
|
cpus {
|
2013-04-19 01:34:06 +08:00
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu {
|
|
|
|
compatible = "arm,arm926ej-s";
|
|
|
|
device_type = "cpu";
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
apb@80000000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x80000000 0x80000>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
apbh@80000000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x80000000 0x3c900>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
icoll: interrupt-controller@80000000 {
|
2012-08-20 21:34:56 +08:00
|
|
|
compatible = "fsl,imx28-icoll", "fsl,icoll";
|
2012-03-31 21:26:57 +08:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
reg = <0x80000000 0x2000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
hsadc@80002000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80002000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <13>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 12>;
|
|
|
|
dma-names = "rx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-02-25 21:56:56 +08:00
|
|
|
dma_apbh: dma-apbh@80004000 {
|
2012-05-04 20:12:19 +08:00
|
|
|
compatible = "fsl,imx28-dma-apbh";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80004000 0x2000>;
|
2013-02-25 21:56:56 +08:00
|
|
|
interrupts = <82 83 84 85
|
|
|
|
88 88 88 88
|
|
|
|
88 88 88 88
|
|
|
|
87 86 0 0>;
|
|
|
|
interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
|
|
|
|
"gpmi0", "gmpi1", "gpmi2", "gmpi3",
|
|
|
|
"gpmi4", "gmpi5", "gpmi6", "gmpi7",
|
|
|
|
"hsadc", "lcdif", "empty", "empty";
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <16>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 25>;
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
perfmon@80006000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80006000 0x800>;
|
2012-03-31 21:26:57 +08:00
|
|
|
interrupts = <27>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-25 17:25:35 +08:00
|
|
|
gpmi-nand@8000c000 {
|
|
|
|
compatible = "fsl,imx28-gpmi-nand";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
|
2012-05-25 17:25:35 +08:00
|
|
|
reg-names = "gpmi-nand", "bch";
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <41>;
|
|
|
|
interrupt-names = "bch";
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 50>;
|
2012-10-10 18:27:09 +08:00
|
|
|
clock-names = "gpmi_io";
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 4>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ssp0: ssp@80010000 {
|
2012-09-04 16:44:02 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80010000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <96>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 46>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 0>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ssp1: ssp@80012000 {
|
2012-09-04 16:44:02 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80012000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <97>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 47>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 1>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ssp2: ssp@80014000 {
|
2012-09-04 16:44:02 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80014000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <98>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 48>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 2>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ssp3: ssp@80016000 {
|
2012-09-04 16:44:02 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80016000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <99>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 49>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 3>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl@80018000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-05-04 14:32:35 +08:00
|
|
|
compatible = "fsl,imx28-pinctrl", "simple-bus";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80018000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
|
2012-05-04 14:32:35 +08:00
|
|
|
gpio0: gpio@0 {
|
|
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
|
|
interrupts = <127>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@1 {
|
|
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
|
|
interrupts = <126>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@2 {
|
|
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
|
|
interrupts = <125>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@3 {
|
|
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
|
|
interrupts = <124>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@4 {
|
|
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
|
|
interrupts = <123>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2012-03-31 21:26:57 +08:00
|
|
|
duart_pins_a: duart@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3102 /* MX28_PAD_PWM0__DUART_RX */
|
|
|
|
0x3112 /* MX28_PAD_PWM1__DUART_TX */
|
|
|
|
>;
|
2012-03-31 21:26:57 +08:00
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-06-27 16:18:11 +08:00
|
|
|
duart_pins_b: duart@1 {
|
|
|
|
reg = <1>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
|
|
|
|
0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
|
|
|
|
>;
|
2012-06-27 16:18:11 +08:00
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-07-09 12:34:35 +08:00
|
|
|
duart_4pins_a: duart-4pins@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
|
|
|
|
0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
|
|
|
|
0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
|
|
|
|
0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-05-25 17:25:35 +08:00
|
|
|
gpmi_pins_a: gpmi-nand@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
|
|
|
|
0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
|
|
|
|
0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
|
|
|
|
0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
|
|
|
|
0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
|
|
|
|
0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
|
|
|
|
0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
|
|
|
|
0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
|
|
|
|
0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
|
|
|
|
0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
|
|
|
|
0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
|
|
|
|
0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
|
|
|
|
0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
|
|
|
|
0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
|
|
|
|
0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
|
|
|
|
>;
|
2012-05-25 17:25:35 +08:00
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpmi_status_cfg: gpmi-status-cfg {
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
|
|
|
|
0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
|
|
|
|
0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
|
|
|
|
>;
|
2012-05-25 17:25:35 +08:00
|
|
|
fsl,drive-strength = <2>;
|
|
|
|
};
|
|
|
|
|
2012-06-15 23:35:56 +08:00
|
|
|
auart0_pins_a: auart0@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
|
|
|
|
0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
|
|
|
|
0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
|
|
|
|
0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
|
|
|
|
>;
|
2012-06-15 23:35:56 +08:00
|
|
|
fsl,drive-strength = <0>;
|
2012-07-07 21:21:38 +08:00
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
auart0_2pins_a: auart0-2pins@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
|
|
|
|
0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
2012-06-15 23:35:56 +08:00
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-07-09 12:34:35 +08:00
|
|
|
auart1_pins_a: auart1@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
|
|
|
|
0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
|
|
|
|
0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
|
|
|
|
0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-07-07 23:12:03 +08:00
|
|
|
auart1_2pins_a: auart1-2pins@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
|
|
|
|
0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
auart2_2pins_a: auart2-2pins@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
|
|
|
|
0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2013-04-08 20:57:31 +08:00
|
|
|
auart2_2pins_b: auart2-2pins@1 {
|
|
|
|
reg = <1>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */
|
|
|
|
0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-06-15 23:35:56 +08:00
|
|
|
auart3_pins_a: auart3@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
|
|
|
|
0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
|
|
|
|
0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
|
|
|
|
0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
|
|
|
|
>;
|
2012-06-15 23:35:56 +08:00
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-07-07 23:12:03 +08:00
|
|
|
auart3_2pins_a: auart3-2pins@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
|
|
|
|
0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2013-04-08 20:57:32 +08:00
|
|
|
auart3_2pins_b: auart3-2pins@1 {
|
|
|
|
reg = <1>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
|
|
|
|
0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2013-04-08 20:57:33 +08:00
|
|
|
auart4_2pins_a: auart4@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2181 /* MX28_PAD_SSP3_SCK__AUART4_TX */
|
|
|
|
0x2191 /* MX28_PAD_SSP3_MOSI__AUART4_RX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-03-31 21:26:57 +08:00
|
|
|
mac0_pins_a: mac0@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
|
|
|
|
0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
|
|
|
|
0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
|
|
|
|
0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
|
|
|
|
0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
|
|
|
|
0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
|
|
|
|
0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
|
|
|
|
0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
|
|
|
|
0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
|
|
|
|
>;
|
2012-03-31 21:26:57 +08:00
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mac1_pins_a: mac1@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
|
|
|
|
0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
|
|
|
|
0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
|
|
|
|
0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
|
|
|
|
0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
|
|
|
|
0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
|
|
|
|
>;
|
2012-03-31 21:26:57 +08:00
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
2012-05-06 16:33:34 +08:00
|
|
|
|
|
|
|
mmc0_8bit_pins_a: mmc0-8bit@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
|
|
|
|
0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
|
|
|
|
0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
|
|
|
|
0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
|
|
|
|
0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
|
|
|
|
0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
|
|
|
|
0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
|
|
|
|
0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
|
|
|
|
0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
|
|
|
|
0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
|
|
|
|
0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
|
|
|
|
>;
|
2012-05-06 16:33:34 +08:00
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
|
|
|
|
2012-06-27 16:18:11 +08:00
|
|
|
mmc0_4bit_pins_a: mmc0-4bit@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
|
|
|
|
0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
|
|
|
|
0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
|
|
|
|
0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
|
|
|
|
0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
|
|
|
|
0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
|
|
|
|
0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
|
|
|
|
>;
|
2012-06-27 16:18:11 +08:00
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
|
|
|
|
2012-05-06 16:33:34 +08:00
|
|
|
mmc0_cd_cfg: mmc0-cd-cfg {
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
|
|
|
|
>;
|
2012-05-06 16:33:34 +08:00
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc0_sck_cfg: mmc0-sck-cfg {
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
|
|
|
|
>;
|
2012-05-06 16:33:34 +08:00
|
|
|
fsl,drive-strength = <2>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
2012-05-10 15:02:10 +08:00
|
|
|
|
|
|
|
i2c0_pins_a: i2c0@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
|
|
|
|
0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
|
|
|
|
>;
|
2012-05-10 15:02:10 +08:00
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
2012-05-10 15:03:16 +08:00
|
|
|
|
2012-08-23 16:42:29 +08:00
|
|
|
i2c0_pins_b: i2c0@1 {
|
|
|
|
reg = <1>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
|
|
|
|
0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
|
|
|
|
2012-08-31 22:00:40 +08:00
|
|
|
i2c1_pins_a: i2c1@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
|
|
|
|
0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
|
|
|
|
2012-05-10 15:03:16 +08:00
|
|
|
saif0_pins_a: saif0@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
|
|
|
|
0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
|
|
|
|
0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
|
|
|
|
0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
|
|
|
|
>;
|
2012-05-10 15:03:16 +08:00
|
|
|
fsl,drive-strength = <2>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
saif1_pins_a: saif1@0 {
|
|
|
|
reg = <0>;
|
2012-06-28 11:44:57 +08:00
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
|
|
|
|
>;
|
2012-05-10 15:03:16 +08:00
|
|
|
fsl,drive-strength = <2>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
2012-06-28 11:45:06 +08:00
|
|
|
|
2012-07-09 12:34:35 +08:00
|
|
|
pwm0_pins_a: pwm0@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3100 /* MX28_PAD_PWM0__PWM_0 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-06-28 11:45:06 +08:00
|
|
|
pwm2_pins_a: pwm2@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3120 /* MX28_PAD_PWM2__PWM_2 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
2012-06-28 11:45:07 +08:00
|
|
|
|
2012-10-27 18:15:46 +08:00
|
|
|
pwm3_pins_a: pwm3@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x31c0 /* MX28_PAD_PWM3__PWM_3 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2013-01-25 16:54:06 +08:00
|
|
|
pwm3_pins_b: pwm3@1 {
|
|
|
|
reg = <1>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-08-23 16:42:30 +08:00
|
|
|
pwm4_pins_a: pwm4@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x31d0 /* MX28_PAD_PWM4__PWM_4 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-06-28 11:45:07 +08:00
|
|
|
lcdif_24bit_pins_a: lcdif-24bit@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
|
|
|
|
0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
|
|
|
|
0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
|
|
|
|
0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
|
|
|
|
0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
|
|
|
|
0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
|
|
|
|
0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
|
|
|
|
0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
|
|
|
|
0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
|
|
|
|
0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
|
|
|
|
0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
|
|
|
|
0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
|
|
|
|
0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
|
|
|
|
0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
|
|
|
|
0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
|
|
|
|
0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
|
|
|
|
0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
|
|
|
|
0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
|
|
|
|
0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
|
|
|
|
0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
|
|
|
|
0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
|
|
|
|
0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
|
|
|
|
0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
|
|
|
|
0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
2012-06-28 11:45:03 +08:00
|
|
|
|
2012-11-02 00:50:59 +08:00
|
|
|
lcdif_16bit_pins_a: lcdif-16bit@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
|
|
|
|
0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
|
|
|
|
0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
|
|
|
|
0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
|
|
|
|
0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
|
|
|
|
0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
|
|
|
|
0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
|
|
|
|
0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
|
|
|
|
0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
|
|
|
|
0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
|
|
|
|
0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
|
|
|
|
0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
|
|
|
|
0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
|
|
|
|
0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
|
|
|
|
0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
|
|
|
|
0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
2012-06-28 11:45:03 +08:00
|
|
|
can0_pins_a: can0@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
|
|
|
|
0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
can1_pins_a: can1@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
|
|
|
|
0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <0>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
2012-08-25 07:51:37 +08:00
|
|
|
|
|
|
|
spi2_pins_a: spi2@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
|
|
|
|
0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
|
|
|
|
0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
|
|
|
|
0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <1>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <1>;
|
|
|
|
};
|
2012-08-25 07:51:38 +08:00
|
|
|
|
|
|
|
usbphy0_pins_a: usbphy0@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <2>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
usbphy0_pins_b: usbphy0@1 {
|
|
|
|
reg = <1>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <2>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
usbphy1_pins_a: usbphy1@0 {
|
|
|
|
reg = <0>;
|
|
|
|
fsl,pinmux-ids = <
|
|
|
|
0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
|
|
|
|
>;
|
|
|
|
fsl,drive-strength = <2>;
|
|
|
|
fsl,voltage = <1>;
|
|
|
|
fsl,pull-up = <0>;
|
|
|
|
};
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
digctl@8001c000 {
|
2013-06-04 21:18:44 +08:00
|
|
|
compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8001c000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
interrupts = <89>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
etm@80022000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80022000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-02-25 21:56:56 +08:00
|
|
|
dma_apbx: dma-apbx@80024000 {
|
2012-05-04 20:12:19 +08:00
|
|
|
compatible = "fsl,imx28-dma-apbx";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80024000 0x2000>;
|
2013-02-25 21:56:56 +08:00
|
|
|
interrupts = <78 79 66 0
|
|
|
|
80 81 68 69
|
|
|
|
70 71 72 73
|
|
|
|
74 75 76 77>;
|
|
|
|
interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
|
|
|
|
"saif0", "saif1", "i2c0", "i2c1",
|
|
|
|
"auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
|
|
|
|
"auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <16>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 26>;
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
dcp@80028000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80028000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
interrupts = <52 53 54>;
|
2013-05-20 03:59:38 +08:00
|
|
|
compatible = "fsl-dcp";
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pxp@8002a000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8002a000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
interrupts = <39>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ocotp@8002c000 {
|
2013-03-29 09:59:28 +08:00
|
|
|
compatible = "fsl,ocotp";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8002c000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
axi-ahb@8002e000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8002e000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
lcdif@80030000 {
|
2012-06-28 11:45:07 +08:00
|
|
|
compatible = "fsl,imx28-lcdif";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80030000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <38>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 55>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 13>;
|
|
|
|
dma-names = "rx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
can0: can@80032000 {
|
2012-06-28 11:45:03 +08:00
|
|
|
compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80032000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
interrupts = <8>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 58>, <&clks 58>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
can1: can@80034000 {
|
2012-06-28 11:45:03 +08:00
|
|
|
compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80034000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
interrupts = <9>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 59>, <&clks 59>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
simdbg@8003c000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8003c000 0x200>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
simgpmisel@8003c200 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8003c200 0x100>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
simsspsel@8003c300 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8003c300 0x100>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
simmemsel@8003c400 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8003c400 0x100>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
gpiomon@8003c500 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8003c500 0x100>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
simenet@8003c700 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8003c700 0x100>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
armjtag@8003c800 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8003c800 0x100>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-08-08 20:51:20 +08:00
|
|
|
};
|
2012-03-31 21:26:57 +08:00
|
|
|
|
|
|
|
apbx@80040000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x80040000 0x40000>;
|
|
|
|
ranges;
|
|
|
|
|
2012-08-22 21:36:29 +08:00
|
|
|
clks: clkctrl@80040000 {
|
2013-03-29 09:33:09 +08:00
|
|
|
compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80040000 0x2000>;
|
2012-08-22 21:36:29 +08:00
|
|
|
#clock-cells = <1>;
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
saif0: saif@80042000 {
|
2012-05-10 15:03:16 +08:00
|
|
|
compatible = "fsl,imx28-saif";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80042000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <59>;
|
2013-07-01 15:46:05 +08:00
|
|
|
#clock-cells = <0>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 53>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 4>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
power@80044000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80044000 0x2000>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
saif1: saif@80046000 {
|
2012-05-10 15:03:16 +08:00
|
|
|
compatible = "fsl,imx28-saif";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80046000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <58>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 54>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 5>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
lradc@80050000 {
|
2012-08-17 10:42:52 +08:00
|
|
|
compatible = "fsl,imx28-lradc";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80050000 0x2000>;
|
2012-08-17 10:42:52 +08:00
|
|
|
interrupts = <10 14 15 16 17 18 19
|
|
|
|
20 21 22 23 24 25>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spdif@80054000 {
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80054000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <45>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 2>;
|
|
|
|
dma-names = "tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
rtc@80056000 {
|
2012-06-28 11:45:05 +08:00
|
|
|
compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80056000 0x2000>;
|
2012-06-28 11:45:05 +08:00
|
|
|
interrupts = <29>;
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c0: i2c@80058000 {
|
2012-05-10 15:02:10 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx28-i2c";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80058000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <111>;
|
2012-07-10 00:22:53 +08:00
|
|
|
clock-frequency = <100000>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 6>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@8005a000 {
|
2012-05-10 15:02:10 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx28-i2c";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x8005a000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <110>;
|
2012-07-10 00:22:53 +08:00
|
|
|
clock-frequency = <100000>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 7>;
|
|
|
|
dma-names = "rx-tx";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-06-28 11:45:06 +08:00
|
|
|
pwm: pwm@80064000 {
|
|
|
|
compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80064000 0x2000>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 44>;
|
2012-06-28 11:45:06 +08:00
|
|
|
#pwm-cells = <2>;
|
|
|
|
fsl,pwm-number = <8>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
timrot@80068000 {
|
2012-08-20 08:51:45 +08:00
|
|
|
compatible = "fsl,imx28-timrot", "fsl,timrot";
|
2012-07-31 08:29:19 +08:00
|
|
|
reg = <0x80068000 0x2000>;
|
2012-08-20 08:51:45 +08:00
|
|
|
interrupts = <48 49 50 51>;
|
2013-03-25 22:57:14 +08:00
|
|
|
clocks = <&clks 26>;
|
2012-03-31 21:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
auart0: serial@8006a000 {
|
2012-06-15 23:35:56 +08:00
|
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x8006a000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <112>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 8>, <&dma_apbx 9>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 45>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
auart1: serial@8006c000 {
|
2012-06-15 23:35:56 +08:00
|
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x8006c000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <113>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 10>, <&dma_apbx 11>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 45>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
auart2: serial@8006e000 {
|
2012-06-15 23:35:56 +08:00
|
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x8006e000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <114>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 12>, <&dma_apbx 13>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 45>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
auart3: serial@80070000 {
|
2012-06-15 23:35:56 +08:00
|
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x80070000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <115>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 14>, <&dma_apbx 15>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 45>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
auart4: serial@80072000 {
|
2012-06-15 23:35:56 +08:00
|
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x80072000 0x2000>;
|
2013-07-16 17:10:55 +08:00
|
|
|
interrupts = <116>;
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbx 0>, <&dma_apbx 1>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 45>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
duart: serial@80074000 {
|
|
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
|
|
reg = <0x80074000 0x1000>;
|
|
|
|
interrupts = <47>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 45>, <&clks 26>;
|
|
|
|
clock-names = "uart", "apb_pclk";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usbphy0: usbphy@8007c000 {
|
2012-07-12 10:25:27 +08:00
|
|
|
compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x8007c000 0x2000>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 62>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usbphy1: usbphy@8007e000 {
|
2012-07-12 10:25:27 +08:00
|
|
|
compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x8007e000 0x2000>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 63>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ahb@80080000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x80080000 0x80000>;
|
|
|
|
ranges;
|
|
|
|
|
2012-07-12 10:25:27 +08:00
|
|
|
usb0: usb@80080000 {
|
|
|
|
compatible = "fsl,imx28-usb", "fsl,imx27-usb";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x80080000 0x10000>;
|
2012-07-12 10:25:27 +08:00
|
|
|
interrupts = <93>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 60>;
|
2012-07-12 10:25:27 +08:00
|
|
|
fsl,usbphy = <&usbphy0>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-07-12 10:25:27 +08:00
|
|
|
usb1: usb@80090000 {
|
|
|
|
compatible = "fsl,imx28-usb", "fsl,imx27-usb";
|
2012-03-31 21:26:57 +08:00
|
|
|
reg = <0x80090000 0x10000>;
|
2012-07-12 10:25:27 +08:00
|
|
|
interrupts = <92>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 61>;
|
2012-07-12 10:25:27 +08:00
|
|
|
fsl,usbphy = <&usbphy1>;
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
dflpt@800c0000 {
|
|
|
|
reg = <0x800c0000 0x10000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mac0: ethernet@800f0000 {
|
|
|
|
compatible = "fsl,imx28-fec";
|
|
|
|
reg = <0x800f0000 0x4000>;
|
|
|
|
interrupts = <101>;
|
2013-01-29 22:46:12 +08:00
|
|
|
clocks = <&clks 57>, <&clks 57>, <&clks 64>;
|
|
|
|
clock-names = "ipg", "ahb", "enet_out";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mac1: ethernet@800f4000 {
|
|
|
|
compatible = "fsl,imx28-fec";
|
|
|
|
reg = <0x800f4000 0x4000>;
|
|
|
|
interrupts = <102>;
|
2012-08-22 21:36:29 +08:00
|
|
|
clocks = <&clks 57>, <&clks 57>;
|
|
|
|
clock-names = "ipg", "ahb";
|
2012-03-31 21:26:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
switch@800f8000 {
|
|
|
|
reg = <0x800f8000 0x8000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|