2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2001-2002 by David Brownell
|
2006-08-31 05:50:06 +08:00
|
|
|
*
|
2005-04-17 06:20:36 +08:00
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but
|
|
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
|
|
|
* or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software Foundation,
|
|
|
|
* Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __LINUX_EHCI_HCD_H
|
|
|
|
#define __LINUX_EHCI_HCD_H
|
|
|
|
|
|
|
|
/* definitions used for the EHCI driver */
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
/*
|
|
|
|
* __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
|
|
|
|
* __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
|
|
|
|
* the host controller implementation.
|
|
|
|
*
|
|
|
|
* To facilitate the strongest possible byte-order checking from "sparse"
|
|
|
|
* and so on, we use __leXX unless that's not practical.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
|
|
|
|
typedef __u32 __bitwise __hc32;
|
|
|
|
typedef __u16 __bitwise __hc16;
|
|
|
|
#else
|
|
|
|
#define __hc32 __le32
|
|
|
|
#define __hc16 __le16
|
|
|
|
#endif
|
|
|
|
|
2009-07-07 17:54:23 +08:00
|
|
|
/* statistics can be kept for tuning/monitoring */
|
2005-04-17 06:20:36 +08:00
|
|
|
struct ehci_stats {
|
|
|
|
/* irq usage */
|
|
|
|
unsigned long normal;
|
|
|
|
unsigned long error;
|
|
|
|
unsigned long reclaim;
|
|
|
|
unsigned long lost_iaa;
|
|
|
|
|
|
|
|
/* termination of urbs from core */
|
|
|
|
unsigned long complete;
|
|
|
|
unsigned long unlink;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* ehci_hcd->lock guards shared data against other CPUs:
|
|
|
|
* ehci_hcd: async, reclaim, periodic (and shadow), ...
|
|
|
|
* usb_host_endpoint: hcpriv
|
|
|
|
* ehci_qh: qh_next, qtd_list
|
|
|
|
* ehci_qtd: qtd_list
|
|
|
|
*
|
|
|
|
* Also, hold this lock when talking to HC registers or
|
|
|
|
* when updating hw_* fields in shared qh/qtd/... structures.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
|
|
|
|
|
|
|
|
struct ehci_hcd { /* one per controller */
|
2005-04-10 00:00:29 +08:00
|
|
|
/* glue to PCI and HCD framework */
|
|
|
|
struct ehci_caps __iomem *caps;
|
|
|
|
struct ehci_regs __iomem *regs;
|
|
|
|
struct ehci_dbg_port __iomem *debug;
|
|
|
|
|
|
|
|
__u32 hcs_params; /* cached register copy */
|
2005-04-17 06:20:36 +08:00
|
|
|
spinlock_t lock;
|
|
|
|
|
|
|
|
/* async schedule support */
|
|
|
|
struct ehci_qh *async;
|
|
|
|
struct ehci_qh *reclaim;
|
|
|
|
unsigned scanning : 1;
|
|
|
|
|
|
|
|
/* periodic schedule support */
|
|
|
|
#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
|
|
|
|
unsigned periodic_size;
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 *periodic; /* hw periodic table */
|
2005-04-17 06:20:36 +08:00
|
|
|
dma_addr_t periodic_dma;
|
|
|
|
unsigned i_thresh; /* uframes HC might cache */
|
|
|
|
|
|
|
|
union ehci_shadow *pshadow; /* mirror hw periodic table */
|
|
|
|
int next_uframe; /* scan periodic, start here */
|
|
|
|
unsigned periodic_sched; /* periodic activity count */
|
|
|
|
|
2009-02-09 08:07:58 +08:00
|
|
|
/* list of itds completed while clock_frame was still active */
|
|
|
|
struct list_head cached_itd_list;
|
|
|
|
unsigned clock_frame;
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/* per root hub port */
|
|
|
|
unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
|
2007-05-04 23:52:40 +08:00
|
|
|
|
2007-01-17 00:59:45 +08:00
|
|
|
/* bit vectors (one bit per port) */
|
|
|
|
unsigned long bus_suspended; /* which ports were
|
|
|
|
already suspended at the start of a bus suspend */
|
|
|
|
unsigned long companion_ports; /* which ports are
|
|
|
|
dedicated to the companion controller */
|
2007-05-04 23:52:40 +08:00
|
|
|
unsigned long owned_ports; /* which ports are
|
|
|
|
owned by the companion during a bus suspend */
|
2008-05-21 04:58:58 +08:00
|
|
|
unsigned long port_c_suspend; /* which ports have
|
|
|
|
the change-suspend feature turned on */
|
2008-10-06 23:25:53 +08:00
|
|
|
unsigned long suspended_ports; /* which ports are
|
|
|
|
suspended */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* per-HC memory pools (could be per-bus, but ...) */
|
|
|
|
struct dma_pool *qh_pool; /* qh per active urb */
|
|
|
|
struct dma_pool *qtd_pool; /* one or more per qh */
|
|
|
|
struct dma_pool *itd_pool; /* itd per iso urb */
|
|
|
|
struct dma_pool *sitd_pool; /* sitd per split iso urb */
|
|
|
|
|
2007-12-12 05:05:30 +08:00
|
|
|
struct timer_list iaa_watchdog;
|
2005-04-17 06:20:36 +08:00
|
|
|
struct timer_list watchdog;
|
|
|
|
unsigned long actions;
|
|
|
|
unsigned stamp;
|
2009-05-23 05:02:33 +08:00
|
|
|
unsigned random_frame;
|
2005-04-17 06:20:36 +08:00
|
|
|
unsigned long next_statechange;
|
|
|
|
u32 command;
|
|
|
|
|
2006-01-21 05:57:52 +08:00
|
|
|
/* SILICON QUIRKS */
|
2006-01-21 05:55:14 +08:00
|
|
|
unsigned no_selective_suspend:1;
|
2006-01-21 05:57:52 +08:00
|
|
|
unsigned has_fsl_port_bug:1; /* FreeScale */
|
2006-12-15 03:54:08 +08:00
|
|
|
unsigned big_endian_mmio:1;
|
2007-05-02 00:29:37 +08:00
|
|
|
unsigned big_endian_desc:1;
|
USB: powerpc: Workaround for the PPC440EPX USBH_23 errata [take 3]
A published errata for ppc440epx states, that when running Linux with
both EHCI and OHCI modules loaded, the EHCI module experiences a fatal
error when a high-speed device is connected to the USB2.0, and
functions normally if OHCI module is not loaded.
There used to be recommendation to use only hi-speed or full-speed
devices with specific conditions, when respective module was unloaded.
Later, it was observed that ohci suspend is enough to keep things
going, and it was turned into workaround, as explained below.
Quote from original descriprion:
The 440EPx USB 2.0 Host controller is an EHCI compliant controller. In
USB 2.0 Host controllers, each EHCI controller has one or more companion
controllers, which may be OHCI or UHCI. An USB 2.0 Host controller will
contain one or more ports. For each port, only one of the controllers
is connected at any one time. In the 440EPx, there is only one OHCI
companion controller, and only one USB 2.0 Host port.
All ports on an USB 2.0 controller default to the companion
controller. If you load only an ohci driver, it will have control of
the ports and any deviceplugged in will operate, although high speed
devices will be forced to operate at full speed. When an ehci driver
is loaded, it explicitly takes control of the ports. If there is a
device connected, and / or every time there is a new device connected,
the ehci driver determines if the device is high speed or not. If it
is high speed, the driver retains control of the port. If it is not,
the driver explicitly gives the companion controller control of the
port.
The is a software workaround that uses
Initial version of the software workaround was posted to
linux-usb-devel:
http://www.mail-archive.com/linux-usb-devel@lists.sourceforge.net/msg54019.html
and later available from amcc.com:
http://www.amcc.com/Embedded/Downloads/download.html?cat=1&family=15&ins=2
The patch below is generally based on the latter, but reworked to
powerpc/of_device USB drivers, and uses a few devicetree inquiries to
get rid of (some) hardcoded defines.
Signed-off-by: Vitaly Bordug <vitb@kernel.crashing.org>
Signed-off-by: Stefan Roese <sr@denx.de>
Cc: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2008-11-10 02:43:30 +08:00
|
|
|
unsigned has_amcc_usb23:1;
|
2009-07-13 17:30:41 +08:00
|
|
|
unsigned need_io_watchdog:1;
|
USB: powerpc: Workaround for the PPC440EPX USBH_23 errata [take 3]
A published errata for ppc440epx states, that when running Linux with
both EHCI and OHCI modules loaded, the EHCI module experiences a fatal
error when a high-speed device is connected to the USB2.0, and
functions normally if OHCI module is not loaded.
There used to be recommendation to use only hi-speed or full-speed
devices with specific conditions, when respective module was unloaded.
Later, it was observed that ohci suspend is enough to keep things
going, and it was turned into workaround, as explained below.
Quote from original descriprion:
The 440EPx USB 2.0 Host controller is an EHCI compliant controller. In
USB 2.0 Host controllers, each EHCI controller has one or more companion
controllers, which may be OHCI or UHCI. An USB 2.0 Host controller will
contain one or more ports. For each port, only one of the controllers
is connected at any one time. In the 440EPx, there is only one OHCI
companion controller, and only one USB 2.0 Host port.
All ports on an USB 2.0 controller default to the companion
controller. If you load only an ohci driver, it will have control of
the ports and any deviceplugged in will operate, although high speed
devices will be forced to operate at full speed. When an ehci driver
is loaded, it explicitly takes control of the ports. If there is a
device connected, and / or every time there is a new device connected,
the ehci driver determines if the device is high speed or not. If it
is high speed, the driver retains control of the port. If it is not,
the driver explicitly gives the companion controller control of the
port.
The is a software workaround that uses
Initial version of the software workaround was posted to
linux-usb-devel:
http://www.mail-archive.com/linux-usb-devel@lists.sourceforge.net/msg54019.html
and later available from amcc.com:
http://www.amcc.com/Embedded/Downloads/download.html?cat=1&family=15&ins=2
The patch below is generally based on the latter, but reworked to
powerpc/of_device USB drivers, and uses a few devicetree inquiries to
get rid of (some) hardcoded defines.
Signed-off-by: Vitaly Bordug <vitb@kernel.crashing.org>
Signed-off-by: Stefan Roese <sr@denx.de>
Cc: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2008-11-10 02:43:30 +08:00
|
|
|
|
|
|
|
/* required for usb32 quirk */
|
|
|
|
#define OHCI_CTRL_HCFS (3 << 6)
|
|
|
|
#define OHCI_USB_OPER (2 << 6)
|
|
|
|
#define OHCI_USB_SUSPEND (3 << 6)
|
|
|
|
|
|
|
|
#define OHCI_HCCTRL_OFFSET 0x4
|
|
|
|
#define OHCI_HCCTRL_LEN 0x4
|
|
|
|
__hc32 *ohci_hcctrl_reg;
|
2009-07-13 12:41:20 +08:00
|
|
|
unsigned has_hostpc:1;
|
2006-01-21 05:57:52 +08:00
|
|
|
|
2006-01-21 05:55:14 +08:00
|
|
|
u8 sbrn; /* packed release number */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* irq statistics */
|
|
|
|
#ifdef EHCI_STATS
|
|
|
|
struct ehci_stats stats;
|
|
|
|
# define COUNT(x) do { (x)++; } while (0)
|
|
|
|
#else
|
|
|
|
# define COUNT(x) do {} while (0)
|
2007-09-12 05:07:31 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* debug files */
|
|
|
|
#ifdef DEBUG
|
|
|
|
struct dentry *debug_dir;
|
|
|
|
struct dentry *debug_async;
|
|
|
|
struct dentry *debug_periodic;
|
|
|
|
struct dentry *debug_registers;
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2006-08-31 05:50:06 +08:00
|
|
|
/* convert between an HCD pointer and the corresponding EHCI_HCD */
|
2005-04-17 06:20:36 +08:00
|
|
|
static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
|
|
|
|
{
|
|
|
|
return (struct ehci_hcd *) (hcd->hcd_priv);
|
|
|
|
}
|
|
|
|
static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
|
|
|
|
{
|
|
|
|
return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2007-12-12 05:05:30 +08:00
|
|
|
static inline void
|
|
|
|
iaa_watchdog_start(struct ehci_hcd *ehci)
|
|
|
|
{
|
|
|
|
WARN_ON(timer_pending(&ehci->iaa_watchdog));
|
|
|
|
mod_timer(&ehci->iaa_watchdog,
|
|
|
|
jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
|
|
|
|
{
|
|
|
|
del_timer(&ehci->iaa_watchdog);
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
enum ehci_timer_action {
|
|
|
|
TIMER_IO_WATCHDOG,
|
|
|
|
TIMER_ASYNC_SHRINK,
|
|
|
|
TIMER_ASYNC_OFF,
|
|
|
|
};
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
|
|
|
|
{
|
|
|
|
clear_bit (action, &ehci->actions);
|
|
|
|
}
|
|
|
|
|
2009-02-09 08:07:58 +08:00
|
|
|
static void free_cached_itd_list(struct ehci_hcd *ehci);
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
2008-07-25 08:27:57 +08:00
|
|
|
#include <linux/usb/ehci_def.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* EHCI Specification 0.95 Section 3.5
|
2006-08-31 05:50:06 +08:00
|
|
|
* QTD: describe data transfer components (buffer, direction, ...)
|
2005-04-17 06:20:36 +08:00
|
|
|
* See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
|
|
|
|
*
|
|
|
|
* These are associated only with "QH" (Queue Head) structures,
|
|
|
|
* used with control, bulk, and interrupt transfers.
|
|
|
|
*/
|
|
|
|
struct ehci_qtd {
|
|
|
|
/* first part defined by EHCI spec */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_next; /* see EHCI 3.5.1 */
|
|
|
|
__hc32 hw_alt_next; /* see EHCI 3.5.2 */
|
|
|
|
__hc32 hw_token; /* see EHCI 3.5.3 */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define QTD_TOGGLE (1 << 31) /* data toggle */
|
|
|
|
#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
|
|
|
|
#define QTD_IOC (1 << 15) /* interrupt on complete */
|
|
|
|
#define QTD_CERR(tok) (((tok)>>10) & 0x3)
|
|
|
|
#define QTD_PID(tok) (((tok)>>8) & 0x3)
|
|
|
|
#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
|
|
|
|
#define QTD_STS_HALT (1 << 6) /* halted on error */
|
|
|
|
#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
|
|
|
|
#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
|
|
|
|
#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
|
|
|
|
#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
|
|
|
|
#define QTD_STS_STS (1 << 1) /* split transaction state */
|
|
|
|
#define QTD_STS_PING (1 << 0) /* issue PING? */
|
2007-05-02 00:29:37 +08:00
|
|
|
|
|
|
|
#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
|
|
|
|
#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
|
|
|
|
#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
|
|
|
|
|
|
|
|
__hc32 hw_buf [5]; /* see EHCI 3.5.4 */
|
|
|
|
__hc32 hw_buf_hi [5]; /* Appendix B */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* the rest is HCD-private */
|
|
|
|
dma_addr_t qtd_dma; /* qtd address */
|
|
|
|
struct list_head qtd_list; /* sw qtd list */
|
|
|
|
struct urb *urb; /* qtd's urb */
|
|
|
|
size_t length; /* length of buffer */
|
|
|
|
} __attribute__ ((aligned (32)));
|
|
|
|
|
|
|
|
/* mask NakCnt+T in qh->hw_alt_next */
|
2007-05-02 00:29:37 +08:00
|
|
|
#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/* type tag from {qh,itd,sitd,fstn}->hw_next */
|
2007-05-02 00:29:37 +08:00
|
|
|
#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
/*
|
|
|
|
* Now the following defines are not converted using the
|
2009-02-12 06:11:36 +08:00
|
|
|
* cpu_to_le32() macro anymore, since we have to support
|
2007-05-02 00:29:37 +08:00
|
|
|
* "dynamic" switching between be and le support, so that the driver
|
|
|
|
* can be used on one system with SoC EHCI controller using big-endian
|
|
|
|
* descriptors as well as a normal little-endian PCI EHCI controller.
|
|
|
|
*/
|
2005-04-17 06:20:36 +08:00
|
|
|
/* values for that type tag */
|
2007-05-02 00:29:37 +08:00
|
|
|
#define Q_TYPE_ITD (0 << 1)
|
|
|
|
#define Q_TYPE_QH (1 << 1)
|
|
|
|
#define Q_TYPE_SITD (2 << 1)
|
|
|
|
#define Q_TYPE_FSTN (3 << 1)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* next async queue entry, or pointer to interrupt/periodic QH */
|
2007-05-02 00:29:37 +08:00
|
|
|
#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* for periodic/async schedules and qtd lists, mark end of list */
|
2007-05-02 00:29:37 +08:00
|
|
|
#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Entries in periodic shadow table are pointers to one of four kinds
|
|
|
|
* of data structure. That's dictated by the hardware; a type tag is
|
|
|
|
* encoded in the low bits of the hardware's periodic schedule. Use
|
|
|
|
* Q_NEXT_TYPE to get the tag.
|
|
|
|
*
|
|
|
|
* For entries in the async schedule, the type tag always says "qh".
|
|
|
|
*/
|
|
|
|
union ehci_shadow {
|
2006-08-31 05:50:06 +08:00
|
|
|
struct ehci_qh *qh; /* Q_TYPE_QH */
|
2005-04-17 06:20:36 +08:00
|
|
|
struct ehci_itd *itd; /* Q_TYPE_ITD */
|
|
|
|
struct ehci_sitd *sitd; /* Q_TYPE_SITD */
|
|
|
|
struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 *hw_next; /* (all types) */
|
2005-04-17 06:20:36 +08:00
|
|
|
void *ptr;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EHCI Specification 0.95 Section 3.6
|
|
|
|
* QH: describes control/bulk/interrupt endpoints
|
|
|
|
* See Fig 3-7 "Queue Head Structure Layout".
|
|
|
|
*
|
|
|
|
* These appear in both the async and (for interrupt) periodic schedules.
|
|
|
|
*/
|
|
|
|
|
2009-07-14 07:23:29 +08:00
|
|
|
/* first part defined by EHCI spec */
|
|
|
|
struct ehci_qh_hw {
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_next; /* see EHCI 3.6.1 */
|
|
|
|
__hc32 hw_info1; /* see EHCI 3.6.2 */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define QH_HEAD 0x00008000
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_info2; /* see EHCI 3.6.2 */
|
2005-08-05 09:06:41 +08:00
|
|
|
#define QH_SMASK 0x000000ff
|
|
|
|
#define QH_CMASK 0x0000ff00
|
|
|
|
#define QH_HUBADDR 0x007f0000
|
|
|
|
#define QH_HUBPORT 0x3f800000
|
|
|
|
#define QH_MULT 0xc0000000
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
|
2006-08-31 05:50:06 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/* qtd overlay (hardware parts of a struct ehci_qtd) */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_qtd_next;
|
|
|
|
__hc32 hw_alt_next;
|
|
|
|
__hc32 hw_token;
|
|
|
|
__hc32 hw_buf [5];
|
|
|
|
__hc32 hw_buf_hi [5];
|
2009-07-14 07:23:29 +08:00
|
|
|
} __attribute__ ((aligned(32)));
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-07-14 07:23:29 +08:00
|
|
|
struct ehci_qh {
|
|
|
|
struct ehci_qh_hw *hw;
|
2005-04-17 06:20:36 +08:00
|
|
|
/* the rest is HCD-private */
|
|
|
|
dma_addr_t qh_dma; /* address of qh */
|
|
|
|
union ehci_shadow qh_next; /* ptr to qh; or periodic */
|
|
|
|
struct list_head qtd_list; /* sw qtd list */
|
|
|
|
struct ehci_qtd *dummy;
|
|
|
|
struct ehci_qh *reclaim; /* next to reclaim */
|
|
|
|
|
|
|
|
struct ehci_hcd *ehci;
|
2007-05-18 03:21:19 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Do NOT use atomic operations for QH refcounting. On some CPUs
|
|
|
|
* (PPC7448 for example), atomic operations cannot be performed on
|
|
|
|
* memory that is cache-inhibited (i.e. being used for DMA).
|
|
|
|
* Spinlocks are used to protect all QH fields.
|
|
|
|
*/
|
|
|
|
u32 refcount;
|
2005-04-17 06:20:36 +08:00
|
|
|
unsigned stamp;
|
|
|
|
|
|
|
|
u8 qh_state;
|
|
|
|
#define QH_STATE_LINKED 1 /* HC sees this */
|
|
|
|
#define QH_STATE_UNLINK 2 /* HC may still see this */
|
|
|
|
#define QH_STATE_IDLE 3 /* HC doesn't see this */
|
|
|
|
#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
|
|
|
|
#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
|
|
|
|
|
2009-02-10 23:16:58 +08:00
|
|
|
u8 xacterrs; /* XactErr retry counter */
|
|
|
|
#define QH_XACTERR_MAX 32 /* XactErr retry limit */
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/* periodic schedule info */
|
|
|
|
u8 usecs; /* intr bandwidth */
|
|
|
|
u8 gap_uf; /* uframes split/csplit gap */
|
|
|
|
u8 c_usecs; /* ... split completion bw */
|
2005-08-14 09:44:58 +08:00
|
|
|
u16 tt_usecs; /* tt downstream bandwidth */
|
2005-04-17 06:20:36 +08:00
|
|
|
unsigned short period; /* polling interval */
|
|
|
|
unsigned short start; /* where polling starts */
|
|
|
|
#define NO_FRAME ((unsigned short)~0) /* pick new start */
|
2009-06-29 22:47:30 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
struct usb_device *dev; /* access to TT */
|
2009-06-29 22:47:30 +08:00
|
|
|
unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
|
2009-07-14 07:23:29 +08:00
|
|
|
};
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/* description of one iso transaction (up to 3 KB data if highspeed) */
|
|
|
|
struct ehci_iso_packet {
|
|
|
|
/* These will be copied to iTD when scheduling */
|
|
|
|
u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 transaction; /* itd->hw_transaction[i] |= */
|
2005-04-17 06:20:36 +08:00
|
|
|
u8 cross; /* buf crosses pages */
|
|
|
|
/* for full speed OUT splits */
|
|
|
|
u32 buf1;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* temporary schedule data for packets from iso urbs (both speeds)
|
|
|
|
* each packet is one logical usb transaction to the device (not TT),
|
|
|
|
* beginning at stream->next_uframe
|
|
|
|
*/
|
|
|
|
struct ehci_iso_sched {
|
|
|
|
struct list_head td_list;
|
|
|
|
unsigned span;
|
|
|
|
struct ehci_iso_packet packet [0];
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ehci_iso_stream - groups all (s)itds for this endpoint.
|
|
|
|
* acts like a qh would, if EHCI had them for ISO.
|
|
|
|
*/
|
|
|
|
struct ehci_iso_stream {
|
|
|
|
/* first two fields match QH, but info1 == 0 */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_next;
|
|
|
|
__hc32 hw_info1;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
u32 refcount;
|
|
|
|
u8 bEndpointAddress;
|
|
|
|
u8 highspeed;
|
|
|
|
u16 depth; /* depth in uframes */
|
|
|
|
struct list_head td_list; /* queued itds/sitds */
|
|
|
|
struct list_head free_list; /* list of unused itds/sitds */
|
|
|
|
struct usb_device *udev;
|
2006-08-31 05:50:06 +08:00
|
|
|
struct usb_host_endpoint *ep;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* output of (re)scheduling */
|
|
|
|
unsigned long start; /* jiffies */
|
|
|
|
unsigned long rescheduled;
|
|
|
|
int next_uframe;
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 splits;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* the rest is derived from the endpoint descriptor,
|
|
|
|
* trusting urb->interval == f(epdesc->bInterval) and
|
|
|
|
* including the extra info for hw_bufp[0..2]
|
|
|
|
*/
|
|
|
|
u8 usecs, c_usecs;
|
2008-01-25 04:30:34 +08:00
|
|
|
u16 interval;
|
2005-08-14 09:44:58 +08:00
|
|
|
u16 tt_usecs;
|
2005-04-17 06:20:36 +08:00
|
|
|
u16 maxp;
|
|
|
|
u16 raw_mask;
|
|
|
|
unsigned bandwidth;
|
|
|
|
|
|
|
|
/* This is used to initialize iTD's hw_bufp fields */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 buf0;
|
|
|
|
__hc32 buf1;
|
|
|
|
__hc32 buf2;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* this is used to initialize sITD's tt info */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 address;
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EHCI Specification 0.95 Section 3.3
|
|
|
|
* Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
|
|
|
|
*
|
|
|
|
* Schedule records for high speed iso xfers
|
|
|
|
*/
|
|
|
|
struct ehci_itd {
|
|
|
|
/* first part defined by EHCI spec */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_next; /* see EHCI 3.3.1 */
|
|
|
|
__hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
|
|
|
|
#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
|
|
|
|
#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
|
|
|
|
#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
|
|
|
|
#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
|
|
|
|
#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
|
|
|
|
__hc32 hw_bufp_hi [7]; /* Appendix B */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* the rest is HCD-private */
|
|
|
|
dma_addr_t itd_dma; /* for this itd */
|
|
|
|
union ehci_shadow itd_next; /* ptr to periodic q entry */
|
|
|
|
|
|
|
|
struct urb *urb;
|
|
|
|
struct ehci_iso_stream *stream; /* endpoint's queue */
|
|
|
|
struct list_head itd_list; /* list of stream's itds */
|
|
|
|
|
|
|
|
/* any/all hw_transactions here may be used by that urb */
|
|
|
|
unsigned frame; /* where scheduled */
|
|
|
|
unsigned pg;
|
|
|
|
unsigned index[8]; /* in urb->iso_frame_desc */
|
|
|
|
} __attribute__ ((aligned (32)));
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
2006-08-31 05:50:06 +08:00
|
|
|
* EHCI Specification 0.95 Section 3.4
|
2005-04-17 06:20:36 +08:00
|
|
|
* siTD, aka split-transaction isochronous Transfer Descriptor
|
|
|
|
* ... describe full speed iso xfers through TT in hubs
|
|
|
|
* see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
|
|
|
|
*/
|
|
|
|
struct ehci_sitd {
|
|
|
|
/* first part defined by EHCI spec */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_next;
|
2005-04-17 06:20:36 +08:00
|
|
|
/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
|
|
|
|
__hc32 hw_uframe; /* EHCI table 3-10 */
|
|
|
|
__hc32 hw_results; /* EHCI table 3-11 */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define SITD_IOC (1 << 31) /* interrupt on completion */
|
|
|
|
#define SITD_PAGE (1 << 30) /* buffer 0/1 */
|
|
|
|
#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
|
|
|
|
#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
|
|
|
|
#define SITD_STS_ERR (1 << 6) /* error from TT */
|
|
|
|
#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
|
|
|
|
#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
|
|
|
|
#define SITD_STS_XACT (1 << 3) /* illegal IN response */
|
|
|
|
#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
|
|
|
|
#define SITD_STS_STS (1 << 1) /* split transaction state */
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_buf [2]; /* EHCI table 3-12 */
|
|
|
|
__hc32 hw_backpointer; /* EHCI table 3-13 */
|
|
|
|
__hc32 hw_buf_hi [2]; /* Appendix B */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* the rest is HCD-private */
|
|
|
|
dma_addr_t sitd_dma;
|
|
|
|
union ehci_shadow sitd_next; /* ptr to periodic q entry */
|
|
|
|
|
|
|
|
struct urb *urb;
|
|
|
|
struct ehci_iso_stream *stream; /* endpoint's queue */
|
|
|
|
struct list_head sitd_list; /* list of stream's sitds */
|
|
|
|
unsigned frame;
|
|
|
|
unsigned index;
|
|
|
|
} __attribute__ ((aligned (32)));
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EHCI Specification 0.96 Section 3.7
|
|
|
|
* Periodic Frame Span Traversal Node (FSTN)
|
|
|
|
*
|
|
|
|
* Manages split interrupt transactions (using TT) that span frame boundaries
|
|
|
|
* into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
|
|
|
|
* makes the HC jump (back) to a QH to scan for fs/ls QH completions until
|
|
|
|
* it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
|
|
|
|
*/
|
|
|
|
struct ehci_fstn {
|
2007-05-02 00:29:37 +08:00
|
|
|
__hc32 hw_next; /* any periodic q entry */
|
|
|
|
__hc32 hw_prev; /* qh or EHCI_LIST_END */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* the rest is HCD-private */
|
|
|
|
dma_addr_t fstn_dma;
|
|
|
|
union ehci_shadow fstn_next; /* ptr to periodic q entry */
|
|
|
|
} __attribute__ ((aligned (32)));
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Some EHCI controllers have a Transaction Translator built into the
|
|
|
|
* root hub. This is a non-standard feature. Each controller will need
|
|
|
|
* to add code to the following inline functions, and call them as
|
|
|
|
* needed (mostly in root hub code).
|
|
|
|
*/
|
|
|
|
|
2008-05-21 04:58:11 +08:00
|
|
|
#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* Returns the speed of a device attached to a port on the root hub. */
|
|
|
|
static inline unsigned int
|
|
|
|
ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
|
|
|
|
{
|
|
|
|
if (ehci_is_TDI(ehci)) {
|
2009-07-13 12:41:20 +08:00
|
|
|
switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
|
2005-04-17 06:20:36 +08:00
|
|
|
case 0:
|
|
|
|
return 0;
|
|
|
|
case 1:
|
|
|
|
return (1<<USB_PORT_FEAT_LOWSPEED);
|
|
|
|
case 2:
|
|
|
|
default:
|
|
|
|
return (1<<USB_PORT_FEAT_HIGHSPEED);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return (1<<USB_PORT_FEAT_HIGHSPEED);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
#define ehci_is_TDI(e) (0)
|
|
|
|
|
|
|
|
#define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
|
|
|
|
#endif
|
|
|
|
|
2006-01-21 05:57:52 +08:00
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_PPC_83xx
|
|
|
|
/* Some Freescale processors have an erratum in which the TT
|
|
|
|
* port number in the queue head was 0..N-1 instead of 1..N.
|
|
|
|
*/
|
|
|
|
#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
|
|
|
|
#else
|
|
|
|
#define ehci_has_fsl_portno_bug(e) (0)
|
|
|
|
#endif
|
|
|
|
|
2006-12-15 03:54:08 +08:00
|
|
|
/*
|
|
|
|
* While most USB host controllers implement their registers in
|
|
|
|
* little-endian format, a minority (celleb companion chip) implement
|
|
|
|
* them in big endian format.
|
|
|
|
*
|
|
|
|
* This attempts to support either format at compile time without a
|
|
|
|
* runtime penalty, or both formats with the additional overhead
|
|
|
|
* of checking a flag bit.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
|
|
|
|
#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
|
|
|
|
#else
|
|
|
|
#define ehci_big_endian_mmio(e) 0
|
|
|
|
#endif
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
/*
|
|
|
|
* Big-endian read/write functions are arch-specific.
|
|
|
|
* Other arches can be added if/when they're needed.
|
|
|
|
*/
|
2007-12-31 07:21:11 +08:00
|
|
|
#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
|
|
|
|
#define readl_be(addr) __raw_readl((__force unsigned *)addr)
|
|
|
|
#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
|
|
|
|
#endif
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
|
|
|
|
__u32 __iomem * regs)
|
2006-12-15 03:54:08 +08:00
|
|
|
{
|
2006-12-28 12:27:27 +08:00
|
|
|
#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
|
2006-12-15 03:54:08 +08:00
|
|
|
return ehci_big_endian_mmio(ehci) ?
|
2007-02-10 00:40:00 +08:00
|
|
|
readl_be(regs) :
|
|
|
|
readl(regs);
|
2006-12-28 12:27:27 +08:00
|
|
|
#else
|
2007-02-10 00:40:00 +08:00
|
|
|
return readl(regs);
|
2006-12-28 12:27:27 +08:00
|
|
|
#endif
|
2006-12-15 03:54:08 +08:00
|
|
|
}
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
static inline void ehci_writel(const struct ehci_hcd *ehci,
|
|
|
|
const unsigned int val, __u32 __iomem *regs)
|
2006-12-15 03:54:08 +08:00
|
|
|
{
|
2006-12-28 12:27:27 +08:00
|
|
|
#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
|
2006-12-15 03:54:08 +08:00
|
|
|
ehci_big_endian_mmio(ehci) ?
|
2007-02-10 00:40:00 +08:00
|
|
|
writel_be(val, regs) :
|
|
|
|
writel(val, regs);
|
2006-12-28 12:27:27 +08:00
|
|
|
#else
|
2007-02-10 00:40:00 +08:00
|
|
|
writel(val, regs);
|
2006-12-28 12:27:27 +08:00
|
|
|
#endif
|
2006-12-15 03:54:08 +08:00
|
|
|
}
|
2006-01-21 05:57:52 +08:00
|
|
|
|
USB: powerpc: Workaround for the PPC440EPX USBH_23 errata [take 3]
A published errata for ppc440epx states, that when running Linux with
both EHCI and OHCI modules loaded, the EHCI module experiences a fatal
error when a high-speed device is connected to the USB2.0, and
functions normally if OHCI module is not loaded.
There used to be recommendation to use only hi-speed or full-speed
devices with specific conditions, when respective module was unloaded.
Later, it was observed that ohci suspend is enough to keep things
going, and it was turned into workaround, as explained below.
Quote from original descriprion:
The 440EPx USB 2.0 Host controller is an EHCI compliant controller. In
USB 2.0 Host controllers, each EHCI controller has one or more companion
controllers, which may be OHCI or UHCI. An USB 2.0 Host controller will
contain one or more ports. For each port, only one of the controllers
is connected at any one time. In the 440EPx, there is only one OHCI
companion controller, and only one USB 2.0 Host port.
All ports on an USB 2.0 controller default to the companion
controller. If you load only an ohci driver, it will have control of
the ports and any deviceplugged in will operate, although high speed
devices will be forced to operate at full speed. When an ehci driver
is loaded, it explicitly takes control of the ports. If there is a
device connected, and / or every time there is a new device connected,
the ehci driver determines if the device is high speed or not. If it
is high speed, the driver retains control of the port. If it is not,
the driver explicitly gives the companion controller control of the
port.
The is a software workaround that uses
Initial version of the software workaround was posted to
linux-usb-devel:
http://www.mail-archive.com/linux-usb-devel@lists.sourceforge.net/msg54019.html
and later available from amcc.com:
http://www.amcc.com/Embedded/Downloads/download.html?cat=1&family=15&ins=2
The patch below is generally based on the latter, but reworked to
powerpc/of_device USB drivers, and uses a few devicetree inquiries to
get rid of (some) hardcoded defines.
Signed-off-by: Vitaly Bordug <vitb@kernel.crashing.org>
Signed-off-by: Stefan Roese <sr@denx.de>
Cc: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2008-11-10 02:43:30 +08:00
|
|
|
/*
|
|
|
|
* On certain ppc-44x SoC there is a HW issue, that could only worked around with
|
|
|
|
* explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
|
|
|
|
* Other common bits are dependant on has_amcc_usb23 quirk flag.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_44x
|
|
|
|
static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
|
|
|
|
{
|
|
|
|
u32 hc_control;
|
|
|
|
|
|
|
|
hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
|
|
|
|
if (operational)
|
|
|
|
hc_control |= OHCI_USB_OPER;
|
|
|
|
else
|
|
|
|
hc_control |= OHCI_USB_SUSPEND;
|
|
|
|
|
|
|
|
writel_be(hc_control, ehci->ohci_hcctrl_reg);
|
|
|
|
(void) readl_be(ehci->ohci_hcctrl_reg);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
|
|
|
|
{ }
|
|
|
|
#endif
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
2007-05-02 00:29:37 +08:00
|
|
|
/*
|
|
|
|
* The AMCC 440EPx not only implements its EHCI registers in big-endian
|
|
|
|
* format, but also its DMA data structures (descriptors).
|
|
|
|
*
|
|
|
|
* EHCI controllers accessed through PCI work normally (little-endian
|
|
|
|
* everywhere), so we won't bother supporting a BE-only mode for now.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
|
|
|
|
#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
|
|
|
|
|
|
|
|
/* cpu to ehci */
|
|
|
|
static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
|
|
|
|
{
|
|
|
|
return ehci_big_endian_desc(ehci)
|
|
|
|
? (__force __hc32)cpu_to_be32(x)
|
|
|
|
: (__force __hc32)cpu_to_le32(x);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* ehci to cpu */
|
|
|
|
static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
|
|
|
|
{
|
|
|
|
return ehci_big_endian_desc(ehci)
|
|
|
|
? be32_to_cpu((__force __be32)x)
|
|
|
|
: le32_to_cpu((__force __le32)x);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
|
|
|
|
{
|
|
|
|
return ehci_big_endian_desc(ehci)
|
|
|
|
? be32_to_cpup((__force __be32 *)x)
|
|
|
|
: le32_to_cpup((__force __le32 *)x);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
/* cpu to ehci */
|
|
|
|
static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
|
|
|
|
{
|
|
|
|
return cpu_to_le32(x);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* ehci to cpu */
|
|
|
|
static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
|
|
|
|
{
|
|
|
|
return le32_to_cpu(x);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
|
|
|
|
{
|
|
|
|
return le32_to_cpup(x);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
#ifndef DEBUG
|
|
|
|
#define STUB_DEBUG_FILES
|
|
|
|
#endif /* DEBUG */
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
#endif /* __LINUX_EHCI_HCD_H */
|