License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 22:07:57 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* iomap.c - Implement iomap interface for PA-RISC
|
|
|
|
* Copyright (c) 2004 Matthew Wilcox
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/pci.h>
|
2011-08-02 01:12:26 +08:00
|
|
|
#include <linux/export.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The iomap space on 32-bit PA-RISC is intended to look like this:
|
|
|
|
* 00000000-7fffffff virtual mapped IO
|
|
|
|
* 80000000-8fffffff ISA/EISA port space that can't be virtually mapped
|
|
|
|
* 90000000-9fffffff Dino port space
|
|
|
|
* a0000000-afffffff Astro port space
|
|
|
|
* b0000000-bfffffff PAT port space
|
|
|
|
* c0000000-cfffffff non-swapped memory IO
|
|
|
|
* f0000000-ffffffff legacy IO memory pointers
|
|
|
|
*
|
|
|
|
* For the moment, here's what it looks like:
|
|
|
|
* 80000000-8fffffff All ISA/EISA port space
|
|
|
|
* f0000000-ffffffff legacy IO memory pointers
|
|
|
|
*
|
|
|
|
* On 64-bit, everything is extended, so:
|
|
|
|
* 8000000000000000-8fffffffffffffff All ISA/EISA port space
|
|
|
|
* f000000000000000-ffffffffffffffff legacy IO memory pointers
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Technically, this should be 'if (VMALLOC_START < addr < VMALLOC_END),
|
|
|
|
* but that's slow and we know it'll be within the first 2GB.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_64BIT
|
|
|
|
#define INDIRECT_ADDR(addr) (((unsigned long)(addr) & 1UL<<63) != 0)
|
|
|
|
#define ADDR_TO_REGION(addr) (((unsigned long)addr >> 60) & 7)
|
|
|
|
#define IOPORT_MAP_BASE (8UL << 60)
|
|
|
|
#else
|
|
|
|
#define INDIRECT_ADDR(addr) (((unsigned long)(addr) & 1UL<<31) != 0)
|
|
|
|
#define ADDR_TO_REGION(addr) (((unsigned long)addr >> 28) & 7)
|
|
|
|
#define IOPORT_MAP_BASE (8UL << 28)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
struct iomap_ops {
|
|
|
|
unsigned int (*read8)(void __iomem *);
|
|
|
|
unsigned int (*read16)(void __iomem *);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
unsigned int (*read16be)(void __iomem *);
|
2005-04-17 06:20:36 +08:00
|
|
|
unsigned int (*read32)(void __iomem *);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
unsigned int (*read32be)(void __iomem *);
|
2019-01-17 02:25:19 +08:00
|
|
|
u64 (*read64)(void __iomem *);
|
|
|
|
u64 (*read64be)(void __iomem *);
|
2005-04-17 06:20:36 +08:00
|
|
|
void (*write8)(u8, void __iomem *);
|
|
|
|
void (*write16)(u16, void __iomem *);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
void (*write16be)(u16, void __iomem *);
|
2005-04-17 06:20:36 +08:00
|
|
|
void (*write32)(u32, void __iomem *);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
void (*write32be)(u32, void __iomem *);
|
2019-01-17 02:25:19 +08:00
|
|
|
void (*write64)(u64, void __iomem *);
|
|
|
|
void (*write64be)(u64, void __iomem *);
|
2005-04-17 06:20:36 +08:00
|
|
|
void (*read8r)(void __iomem *, void *, unsigned long);
|
|
|
|
void (*read16r)(void __iomem *, void *, unsigned long);
|
|
|
|
void (*read32r)(void __iomem *, void *, unsigned long);
|
|
|
|
void (*write8r)(void __iomem *, const void *, unsigned long);
|
|
|
|
void (*write16r)(void __iomem *, const void *, unsigned long);
|
|
|
|
void (*write32r)(void __iomem *, const void *, unsigned long);
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Generic ioport ops. To be replaced later by specific dino/elroy/wax code */
|
|
|
|
|
|
|
|
#define ADDR2PORT(addr) ((unsigned long __force)(addr) & 0xffffff)
|
|
|
|
|
|
|
|
static unsigned int ioport_read8(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return inb(ADDR2PORT(addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int ioport_read16(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return inw(ADDR2PORT(addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int ioport_read32(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return inl(ADDR2PORT(addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_write8(u8 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
outb(datum, ADDR2PORT(addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_write16(u16 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
outw(datum, ADDR2PORT(addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_write32(u32 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
outl(datum, ADDR2PORT(addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_read8r(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
insb(ADDR2PORT(addr), dst, count);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_read16r(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
insw(ADDR2PORT(addr), dst, count);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_read32r(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
insl(ADDR2PORT(addr), dst, count);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_write8r(void __iomem *addr, const void *s, unsigned long n)
|
|
|
|
{
|
|
|
|
outsb(ADDR2PORT(addr), s, n);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_write16r(void __iomem *addr, const void *s, unsigned long n)
|
|
|
|
{
|
|
|
|
outsw(ADDR2PORT(addr), s, n);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ioport_write32r(void __iomem *addr, const void *s, unsigned long n)
|
|
|
|
{
|
|
|
|
outsl(ADDR2PORT(addr), s, n);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct iomap_ops ioport_ops = {
|
2016-06-14 14:43:06 +08:00
|
|
|
.read8 = ioport_read8,
|
|
|
|
.read16 = ioport_read16,
|
|
|
|
.read16be = ioport_read16,
|
|
|
|
.read32 = ioport_read32,
|
|
|
|
.read32be = ioport_read32,
|
|
|
|
.write8 = ioport_write8,
|
|
|
|
.write16 = ioport_write16,
|
|
|
|
.write16be = ioport_write16,
|
|
|
|
.write32 = ioport_write32,
|
|
|
|
.write32be = ioport_write32,
|
|
|
|
.read8r = ioport_read8r,
|
|
|
|
.read16r = ioport_read16r,
|
|
|
|
.read32r = ioport_read32r,
|
|
|
|
.write8r = ioport_write8r,
|
|
|
|
.write16r = ioport_write16r,
|
|
|
|
.write32r = ioport_write32r,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Legacy I/O memory ops */
|
|
|
|
|
|
|
|
static unsigned int iomem_read8(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return readb(addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int iomem_read16(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return readw(addr);
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
static unsigned int iomem_read16be(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return __raw_readw(addr);
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static unsigned int iomem_read32(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return readl(addr);
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
static unsigned int iomem_read32be(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return __raw_readl(addr);
|
|
|
|
}
|
|
|
|
|
2019-01-17 02:25:19 +08:00
|
|
|
static u64 iomem_read64(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return readq(addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u64 iomem_read64be(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return __raw_readq(addr);
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static void iomem_write8(u8 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
writeb(datum, addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iomem_write16(u16 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
writew(datum, addr);
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
static void iomem_write16be(u16 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
__raw_writew(datum, addr);
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static void iomem_write32(u32 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
writel(datum, addr);
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
static void iomem_write32be(u32 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
__raw_writel(datum, addr);
|
|
|
|
}
|
|
|
|
|
2019-01-17 02:25:19 +08:00
|
|
|
static void iomem_write64(u64 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
writel(datum, addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iomem_write64be(u64 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
__raw_writel(datum, addr);
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static void iomem_read8r(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
while (count--) {
|
|
|
|
*(u8 *)dst = __raw_readb(addr);
|
|
|
|
dst++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iomem_read16r(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
while (count--) {
|
|
|
|
*(u16 *)dst = __raw_readw(addr);
|
|
|
|
dst += 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iomem_read32r(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
while (count--) {
|
|
|
|
*(u32 *)dst = __raw_readl(addr);
|
|
|
|
dst += 4;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iomem_write8r(void __iomem *addr, const void *s, unsigned long n)
|
|
|
|
{
|
|
|
|
while (n--) {
|
|
|
|
__raw_writeb(*(u8 *)s, addr);
|
|
|
|
s++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iomem_write16r(void __iomem *addr, const void *s, unsigned long n)
|
|
|
|
{
|
|
|
|
while (n--) {
|
|
|
|
__raw_writew(*(u16 *)s, addr);
|
|
|
|
s += 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iomem_write32r(void __iomem *addr, const void *s, unsigned long n)
|
|
|
|
{
|
|
|
|
while (n--) {
|
|
|
|
__raw_writel(*(u32 *)s, addr);
|
|
|
|
s += 4;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct iomap_ops iomem_ops = {
|
2016-06-14 14:43:06 +08:00
|
|
|
.read8 = iomem_read8,
|
|
|
|
.read16 = iomem_read16,
|
|
|
|
.read16be = iomem_read16be,
|
|
|
|
.read32 = iomem_read32,
|
|
|
|
.read32be = iomem_read32be,
|
2019-01-17 02:25:19 +08:00
|
|
|
.read64 = iomem_read64,
|
|
|
|
.read64be = iomem_read64be,
|
2016-06-14 14:43:06 +08:00
|
|
|
.write8 = iomem_write8,
|
|
|
|
.write16 = iomem_write16,
|
|
|
|
.write16be = iomem_write16be,
|
|
|
|
.write32 = iomem_write32,
|
|
|
|
.write32be = iomem_write32be,
|
2019-01-17 02:25:19 +08:00
|
|
|
.write64 = iomem_write64,
|
|
|
|
.write64be = iomem_write64be,
|
2016-06-14 14:43:06 +08:00
|
|
|
.read8r = iomem_read8r,
|
|
|
|
.read16r = iomem_read16r,
|
|
|
|
.read32r = iomem_read32r,
|
|
|
|
.write8r = iomem_write8r,
|
|
|
|
.write16r = iomem_write16r,
|
|
|
|
.write32r = iomem_write32r,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
2008-12-02 11:28:15 +08:00
|
|
|
static const struct iomap_ops *iomap_ops[8] = {
|
2005-04-17 06:20:36 +08:00
|
|
|
[0] = &ioport_ops,
|
|
|
|
[7] = &iomem_ops
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
unsigned int ioread8(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr)))
|
|
|
|
return iomap_ops[ADDR_TO_REGION(addr)]->read8(addr);
|
|
|
|
return *((u8 *)addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned int ioread16(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr)))
|
|
|
|
return iomap_ops[ADDR_TO_REGION(addr)]->read16(addr);
|
|
|
|
return le16_to_cpup((u16 *)addr);
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
unsigned int ioread16be(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr)))
|
|
|
|
return iomap_ops[ADDR_TO_REGION(addr)]->read16be(addr);
|
|
|
|
return *((u16 *)addr);
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
unsigned int ioread32(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr)))
|
|
|
|
return iomap_ops[ADDR_TO_REGION(addr)]->read32(addr);
|
|
|
|
return le32_to_cpup((u32 *)addr);
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
unsigned int ioread32be(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr)))
|
|
|
|
return iomap_ops[ADDR_TO_REGION(addr)]->read32be(addr);
|
|
|
|
return *((u32 *)addr);
|
|
|
|
}
|
|
|
|
|
2019-01-17 02:25:19 +08:00
|
|
|
u64 ioread64(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr)))
|
|
|
|
return iomap_ops[ADDR_TO_REGION(addr)]->read64(addr);
|
|
|
|
return le64_to_cpup((u64 *)addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
u64 ioread64be(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr)))
|
|
|
|
return iomap_ops[ADDR_TO_REGION(addr)]->read64be(addr);
|
|
|
|
return *((u64 *)addr);
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
void iowrite8(u8 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write8(datum, addr);
|
|
|
|
} else {
|
|
|
|
*((u8 *)addr) = datum;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void iowrite16(u16 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write16(datum, addr);
|
|
|
|
} else {
|
|
|
|
*((u16 *)addr) = cpu_to_le16(datum);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
void iowrite16be(u16 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write16be(datum, addr);
|
|
|
|
} else {
|
|
|
|
*((u16 *)addr) = datum;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
void iowrite32(u32 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write32(datum, addr);
|
|
|
|
} else {
|
|
|
|
*((u32 *)addr) = cpu_to_le32(datum);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
void iowrite32be(u32 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write32be(datum, addr);
|
|
|
|
} else {
|
|
|
|
*((u32 *)addr) = datum;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-01-17 02:25:19 +08:00
|
|
|
void iowrite64(u64 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write64(datum, addr);
|
|
|
|
} else {
|
|
|
|
*((u64 *)addr) = cpu_to_le64(datum);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void iowrite64be(u64 datum, void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write64be(datum, addr);
|
|
|
|
} else {
|
|
|
|
*((u64 *)addr) = datum;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/* Repeating interfaces */
|
|
|
|
|
|
|
|
void ioread8_rep(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->read8r(addr, dst, count);
|
|
|
|
} else {
|
|
|
|
while (count--) {
|
|
|
|
*(u8 *)dst = *(u8 *)addr;
|
|
|
|
dst++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void ioread16_rep(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->read16r(addr, dst, count);
|
|
|
|
} else {
|
|
|
|
while (count--) {
|
|
|
|
*(u16 *)dst = *(u16 *)addr;
|
|
|
|
dst += 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void ioread32_rep(void __iomem *addr, void *dst, unsigned long count)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->read32r(addr, dst, count);
|
|
|
|
} else {
|
|
|
|
while (count--) {
|
|
|
|
*(u32 *)dst = *(u32 *)addr;
|
|
|
|
dst += 4;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void iowrite8_rep(void __iomem *addr, const void *src, unsigned long count)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write8r(addr, src, count);
|
|
|
|
} else {
|
|
|
|
while (count--) {
|
|
|
|
*(u8 *)addr = *(u8 *)src;
|
|
|
|
src++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void iowrite16_rep(void __iomem *addr, const void *src, unsigned long count)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write16r(addr, src, count);
|
|
|
|
} else {
|
|
|
|
while (count--) {
|
|
|
|
*(u16 *)addr = *(u16 *)src;
|
|
|
|
src += 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void iowrite32_rep(void __iomem *addr, const void *src, unsigned long count)
|
|
|
|
{
|
|
|
|
if (unlikely(INDIRECT_ADDR(addr))) {
|
|
|
|
iomap_ops[ADDR_TO_REGION(addr)]->write32r(addr, src, count);
|
|
|
|
} else {
|
|
|
|
while (count--) {
|
|
|
|
*(u32 *)addr = *(u32 *)src;
|
|
|
|
src += 4;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Mapping interfaces */
|
|
|
|
|
|
|
|
void __iomem *ioport_map(unsigned long port, unsigned int nr)
|
|
|
|
{
|
|
|
|
return (void __iomem *)(IOPORT_MAP_BASE | port);
|
|
|
|
}
|
|
|
|
|
|
|
|
void ioport_unmap(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (!INDIRECT_ADDR(addr)) {
|
|
|
|
iounmap(addr);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void pci_iounmap(struct pci_dev *dev, void __iomem * addr)
|
|
|
|
{
|
|
|
|
if (!INDIRECT_ADDR(addr)) {
|
|
|
|
iounmap(addr);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
EXPORT_SYMBOL(ioread8);
|
|
|
|
EXPORT_SYMBOL(ioread16);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
EXPORT_SYMBOL(ioread16be);
|
2005-04-17 06:20:36 +08:00
|
|
|
EXPORT_SYMBOL(ioread32);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
EXPORT_SYMBOL(ioread32be);
|
2019-01-17 02:25:19 +08:00
|
|
|
EXPORT_SYMBOL(ioread64);
|
|
|
|
EXPORT_SYMBOL(ioread64be);
|
2005-04-17 06:20:36 +08:00
|
|
|
EXPORT_SYMBOL(iowrite8);
|
|
|
|
EXPORT_SYMBOL(iowrite16);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
EXPORT_SYMBOL(iowrite16be);
|
2005-04-17 06:20:36 +08:00
|
|
|
EXPORT_SYMBOL(iowrite32);
|
[PATCH] add Big Endian variants of ioread/iowrite
In the new io infrastructure, all of our operators are expecting the
underlying device to be little endian (because the PCI bus, their main
consumer, is LE).
However, there are a fair few devices and busses in the world that are
actually Big Endian. There's even evidence that some of these BE bus and
chip types are attached to LE systems. Thus, there's a need for a BE
equivalent of our io{read,write}{16,32} operations.
The attached patch adds this as io{read,write}{16,32}be. When it's in,
I'll add the first consume (the 53c700 SCSI chip driver).
Signed-off-by: James Bottomley <James.Bottomley@SteelEye.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-04-17 06:25:54 +08:00
|
|
|
EXPORT_SYMBOL(iowrite32be);
|
2019-01-17 02:25:19 +08:00
|
|
|
EXPORT_SYMBOL(iowrite64);
|
|
|
|
EXPORT_SYMBOL(iowrite64be);
|
2005-04-17 06:20:36 +08:00
|
|
|
EXPORT_SYMBOL(ioread8_rep);
|
|
|
|
EXPORT_SYMBOL(ioread16_rep);
|
|
|
|
EXPORT_SYMBOL(ioread32_rep);
|
|
|
|
EXPORT_SYMBOL(iowrite8_rep);
|
|
|
|
EXPORT_SYMBOL(iowrite16_rep);
|
|
|
|
EXPORT_SYMBOL(iowrite32_rep);
|
|
|
|
EXPORT_SYMBOL(ioport_map);
|
|
|
|
EXPORT_SYMBOL(ioport_unmap);
|
|
|
|
EXPORT_SYMBOL(pci_iounmap);
|