2019-06-04 16:11:33 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2009-01-20 14:15:18 +08:00
|
|
|
/*
|
|
|
|
* Common address map definitions
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_MACH_ADDR_MAP_H
|
|
|
|
#define __ASM_MACH_ADDR_MAP_H
|
|
|
|
|
|
|
|
/* APB - Application Subsystem Peripheral Bus
|
|
|
|
*
|
|
|
|
* NOTE: the DMA controller registers are actually on the AXI fabric #1
|
|
|
|
* slave port to AHB/APB bridge, due to its close relationship to those
|
|
|
|
* peripherals on APB, let's count it into the ABP mapping area.
|
|
|
|
*/
|
|
|
|
#define APB_PHYS_BASE 0xd4000000
|
2011-10-02 04:03:45 +08:00
|
|
|
#define APB_VIRT_BASE IOMEM(0xfe000000)
|
2009-01-20 14:15:18 +08:00
|
|
|
#define APB_PHYS_SIZE 0x00200000
|
|
|
|
|
|
|
|
#define AXI_PHYS_BASE 0xd4200000
|
2011-10-02 04:03:45 +08:00
|
|
|
#define AXI_VIRT_BASE IOMEM(0xfe200000)
|
2009-01-20 14:15:18 +08:00
|
|
|
#define AXI_PHYS_SIZE 0x00200000
|
|
|
|
|
|
|
|
/* Static Memory Controller - Chip Select 0 and 1 */
|
|
|
|
#define SMC_CS0_PHYS_BASE 0x80000000
|
|
|
|
#define SMC_CS0_PHYS_SIZE 0x10000000
|
|
|
|
#define SMC_CS1_PHYS_BASE 0x90000000
|
|
|
|
#define SMC_CS1_PHYS_SIZE 0x10000000
|
|
|
|
|
2012-05-07 11:22:22 +08:00
|
|
|
#define APMU_VIRT_BASE (AXI_VIRT_BASE + 0x82800)
|
|
|
|
#define APMU_REG(x) (APMU_VIRT_BASE + (x))
|
|
|
|
|
|
|
|
#define APBC_VIRT_BASE (APB_VIRT_BASE + 0x015000)
|
|
|
|
#define APBC_REG(x) (APBC_VIRT_BASE + (x))
|
|
|
|
|
|
|
|
#define MPMU_VIRT_BASE (APB_VIRT_BASE + 0x50000)
|
|
|
|
#define MPMU_REG(x) (MPMU_VIRT_BASE + (x))
|
|
|
|
|
|
|
|
#define CIU_VIRT_BASE (AXI_VIRT_BASE + 0x82c00)
|
|
|
|
#define CIU_REG(x) (CIU_VIRT_BASE + (x))
|
|
|
|
|
2009-01-20 14:15:18 +08:00
|
|
|
#endif /* __ASM_MACH_ADDR_MAP_H */
|